Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
19456816 |
19284342 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
19456816 |
19284342 |
0 |
0 |
T1 |
3241 |
3155 |
0 |
0 |
T2 |
1811 |
1719 |
0 |
0 |
T3 |
3097 |
3026 |
0 |
0 |
T4 |
28021 |
27951 |
0 |
0 |
T5 |
5225 |
5108 |
0 |
0 |
T15 |
9245 |
9075 |
0 |
0 |
T16 |
43310 |
43259 |
0 |
0 |
T17 |
3238 |
3178 |
0 |
0 |
T18 |
23634 |
23466 |
0 |
0 |
T19 |
3930 |
3834 |
0 |
0 |