Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
891 |
891 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25698366 |
25525226 |
0 |
0 |
| T1 |
2789 |
2734 |
0 |
0 |
| T2 |
37485 |
37355 |
0 |
0 |
| T3 |
2646 |
2593 |
0 |
0 |
| T13 |
21514 |
21421 |
0 |
0 |
| T14 |
2862 |
2688 |
0 |
0 |
| T15 |
5390 |
5332 |
0 |
0 |
| T16 |
19413 |
19359 |
0 |
0 |
| T17 |
6875 |
6775 |
0 |
0 |
| T18 |
19493 |
19420 |
0 |
0 |
| T19 |
8559 |
8490 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25698366 |
25517489 |
0 |
2673 |
| T1 |
2789 |
2731 |
0 |
3 |
| T2 |
37485 |
37322 |
0 |
3 |
| T3 |
2646 |
2590 |
0 |
3 |
| T13 |
21514 |
21403 |
0 |
3 |
| T14 |
2862 |
2682 |
0 |
3 |
| T15 |
5390 |
5329 |
0 |
3 |
| T16 |
19413 |
19356 |
0 |
3 |
| T17 |
6875 |
6772 |
0 |
3 |
| T18 |
19493 |
19417 |
0 |
3 |
| T19 |
8559 |
8487 |
0 |
3 |