Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
18921200 |
18749697 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
18921200 |
18749697 |
0 |
0 |
T1 |
5692 |
5615 |
0 |
0 |
T2 |
4163 |
4086 |
0 |
0 |
T3 |
7597 |
7506 |
0 |
0 |
T4 |
116828 |
116177 |
0 |
0 |
T13 |
2654 |
2595 |
0 |
0 |
T14 |
1869 |
1781 |
0 |
0 |
T15 |
19756 |
19702 |
0 |
0 |
T16 |
20850 |
20730 |
0 |
0 |
T17 |
2978 |
2880 |
0 |
0 |
T18 |
11851 |
11798 |
0 |
0 |