Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
879 |
879 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
18921200 |
18749697 |
0 |
0 |
| T1 |
5692 |
5615 |
0 |
0 |
| T2 |
4163 |
4086 |
0 |
0 |
| T3 |
7597 |
7506 |
0 |
0 |
| T4 |
116828 |
116177 |
0 |
0 |
| T13 |
2654 |
2595 |
0 |
0 |
| T14 |
1869 |
1781 |
0 |
0 |
| T15 |
19756 |
19702 |
0 |
0 |
| T16 |
20850 |
20730 |
0 |
0 |
| T17 |
2978 |
2880 |
0 |
0 |
| T18 |
11851 |
11798 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
18921200 |
18742326 |
0 |
2637 |
| T1 |
5692 |
5612 |
0 |
3 |
| T2 |
4163 |
4083 |
0 |
3 |
| T3 |
7597 |
7503 |
0 |
3 |
| T4 |
116828 |
116150 |
0 |
3 |
| T13 |
2654 |
2592 |
0 |
3 |
| T14 |
1869 |
1778 |
0 |
3 |
| T15 |
19756 |
19699 |
0 |
3 |
| T16 |
20850 |
20712 |
0 |
3 |
| T17 |
2978 |
2877 |
0 |
3 |
| T18 |
11851 |
11795 |
0 |
3 |