Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
22209576 |
22043577 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22209576 |
22043577 |
0 |
0 |
T1 |
7395 |
7229 |
0 |
0 |
T2 |
4065 |
3975 |
0 |
0 |
T3 |
14769 |
14682 |
0 |
0 |
T4 |
163731 |
163668 |
0 |
0 |
T5 |
66563 |
66416 |
0 |
0 |
T12 |
27541 |
27449 |
0 |
0 |
T13 |
1925 |
1842 |
0 |
0 |
T14 |
4442 |
4282 |
0 |
0 |
T15 |
4369 |
4276 |
0 |
0 |
T16 |
7452 |
7366 |
0 |
0 |