Line Coverage for Module : 
prim_lc_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 68 | 
1 | 
1 | 
| 106 | 
3 | 
3 | 
Assert Coverage for Module : 
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
880 | 
880 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22209576 | 
22043577 | 
0 | 
0 | 
| T1 | 
7395 | 
7229 | 
0 | 
0 | 
| T2 | 
4065 | 
3975 | 
0 | 
0 | 
| T3 | 
14769 | 
14682 | 
0 | 
0 | 
| T4 | 
163731 | 
163668 | 
0 | 
0 | 
| T5 | 
66563 | 
66416 | 
0 | 
0 | 
| T12 | 
27541 | 
27449 | 
0 | 
0 | 
| T13 | 
1925 | 
1842 | 
0 | 
0 | 
| T14 | 
4442 | 
4282 | 
0 | 
0 | 
| T15 | 
4369 | 
4276 | 
0 | 
0 | 
| T16 | 
7452 | 
7366 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22209576 | 
22036293 | 
0 | 
2640 | 
| T1 | 
7395 | 
7223 | 
0 | 
3 | 
| T2 | 
4065 | 
3972 | 
0 | 
3 | 
| T3 | 
14769 | 
14679 | 
0 | 
3 | 
| T4 | 
163731 | 
163665 | 
0 | 
3 | 
| T5 | 
66563 | 
66383 | 
0 | 
3 | 
| T12 | 
27541 | 
27446 | 
0 | 
3 | 
| T13 | 
1925 | 
1839 | 
0 | 
3 | 
| T14 | 
4442 | 
4276 | 
0 | 
3 | 
| T15 | 
4369 | 
4273 | 
0 | 
3 | 
| T16 | 
7452 | 
7363 | 
0 | 
3 |