Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
20778948 |
20610811 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20778948 |
20610811 |
0 |
0 |
T1 |
7935 |
7792 |
0 |
0 |
T2 |
5718 |
5655 |
0 |
0 |
T3 |
3289 |
3175 |
0 |
0 |
T4 |
2862 |
2781 |
0 |
0 |
T12 |
5917 |
5824 |
0 |
0 |
T13 |
3737 |
3644 |
0 |
0 |
T14 |
8624 |
8565 |
0 |
0 |
T15 |
873 |
779 |
0 |
0 |
T16 |
13307 |
13247 |
0 |
0 |
T17 |
3327 |
3248 |
0 |
0 |