Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
876 |
876 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20778948 |
20610811 |
0 |
0 |
| T1 |
7935 |
7792 |
0 |
0 |
| T2 |
5718 |
5655 |
0 |
0 |
| T3 |
3289 |
3175 |
0 |
0 |
| T4 |
2862 |
2781 |
0 |
0 |
| T12 |
5917 |
5824 |
0 |
0 |
| T13 |
3737 |
3644 |
0 |
0 |
| T14 |
8624 |
8565 |
0 |
0 |
| T15 |
873 |
779 |
0 |
0 |
| T16 |
13307 |
13247 |
0 |
0 |
| T17 |
3327 |
3248 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20778948 |
20603539 |
0 |
2628 |
| T1 |
7935 |
7786 |
0 |
3 |
| T2 |
5718 |
5652 |
0 |
3 |
| T3 |
3289 |
3169 |
0 |
3 |
| T4 |
2862 |
2778 |
0 |
3 |
| T12 |
5917 |
5821 |
0 |
3 |
| T13 |
3737 |
3641 |
0 |
3 |
| T14 |
8624 |
8562 |
0 |
3 |
| T15 |
873 |
776 |
0 |
3 |
| T16 |
13307 |
13244 |
0 |
3 |
| T17 |
3327 |
3245 |
0 |
3 |