Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
880 |
880 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27063094 |
26903142 |
0 |
0 |
| T1 |
15462 |
15385 |
0 |
0 |
| T2 |
7530 |
7464 |
0 |
0 |
| T3 |
3335 |
3276 |
0 |
0 |
| T4 |
6275 |
6149 |
0 |
0 |
| T11 |
962 |
911 |
0 |
0 |
| T12 |
1032 |
974 |
0 |
0 |
| T13 |
5101 |
5003 |
0 |
0 |
| T14 |
16813 |
16722 |
0 |
0 |
| T15 |
12415 |
12333 |
0 |
0 |
| T16 |
4589 |
4508 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27063094 |
26896029 |
0 |
2640 |
| T1 |
15462 |
15382 |
0 |
3 |
| T2 |
7530 |
7461 |
0 |
3 |
| T3 |
3335 |
3273 |
0 |
3 |
| T4 |
6275 |
6143 |
0 |
3 |
| T11 |
962 |
908 |
0 |
3 |
| T12 |
1032 |
971 |
0 |
3 |
| T13 |
5101 |
5000 |
0 |
3 |
| T14 |
16813 |
16719 |
0 |
3 |
| T15 |
12415 |
12330 |
0 |
3 |
| T16 |
4589 |
4505 |
0 |
3 |