Line Coverage for Module : 
prim_sync_reqack_data
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 153 | 0 | 0 |  | 
| CONT_ASSIGN | 156 | 0 | 0 |  | 
| ALWAYS | 159 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 93 | 
1 | 
1 | 
| 153 | 
 | 
unreachable | 
| 156 | 
 | 
unreachable | 
| 159 | 
 | 
unreachable | 
| 160 | 
 | 
unreachable | 
| 162 | 
 | 
unreachable | 
Assert Coverage for Module : 
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21547531 | 
109310 | 
0 | 
0 | 
| T2 | 
4380 | 
6 | 
0 | 
0 | 
| T3 | 
43523 | 
65 | 
0 | 
0 | 
| T4 | 
58957 | 
2 | 
0 | 
0 | 
| T5 | 
10241 | 
158 | 
0 | 
0 | 
| T14 | 
12281 | 
18 | 
0 | 
0 | 
| T15 | 
6257 | 
16 | 
0 | 
0 | 
| T16 | 
1496 | 
2 | 
0 | 
0 | 
| T17 | 
909 | 
0 | 
0 | 
0 | 
| T18 | 
13077 | 
2 | 
0 | 
0 | 
| T34 | 
0 | 
14 | 
0 | 
0 | 
| T35 | 
9678 | 
21 | 
0 | 
0 | 
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21547531 | 
109297 | 
0 | 
0 | 
| T2 | 
4380 | 
6 | 
0 | 
0 | 
| T3 | 
43523 | 
64 | 
0 | 
0 | 
| T4 | 
58957 | 
2 | 
0 | 
0 | 
| T5 | 
10241 | 
158 | 
0 | 
0 | 
| T14 | 
12281 | 
18 | 
0 | 
0 | 
| T15 | 
6257 | 
16 | 
0 | 
0 | 
| T16 | 
1496 | 
2 | 
0 | 
0 | 
| T17 | 
909 | 
0 | 
0 | 
0 | 
| T18 | 
13077 | 
2 | 
0 | 
0 | 
| T34 | 
0 | 
14 | 
0 | 
0 | 
| T35 | 
9678 | 
21 | 
0 | 
0 |