Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
21547531 |
21393880 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21547531 |
21393880 |
0 |
0 |
T1 |
1259 |
1200 |
0 |
0 |
T2 |
4380 |
4234 |
0 |
0 |
T3 |
43523 |
42909 |
0 |
0 |
T4 |
58957 |
58897 |
0 |
0 |
T5 |
10241 |
10173 |
0 |
0 |
T14 |
12281 |
12215 |
0 |
0 |
T15 |
6257 |
6204 |
0 |
0 |
T16 |
1496 |
1413 |
0 |
0 |
T17 |
909 |
855 |
0 |
0 |
T18 |
13077 |
12991 |
0 |
0 |