Line Coverage for Module : 
prim_lc_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 68 | 
1 | 
1 | 
| 106 | 
3 | 
3 | 
Assert Coverage for Module : 
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
879 | 
879 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21547531 | 
21393880 | 
0 | 
0 | 
| T1 | 
1259 | 
1200 | 
0 | 
0 | 
| T2 | 
4380 | 
4234 | 
0 | 
0 | 
| T3 | 
43523 | 
42909 | 
0 | 
0 | 
| T4 | 
58957 | 
58897 | 
0 | 
0 | 
| T5 | 
10241 | 
10173 | 
0 | 
0 | 
| T14 | 
12281 | 
12215 | 
0 | 
0 | 
| T15 | 
6257 | 
6204 | 
0 | 
0 | 
| T16 | 
1496 | 
1413 | 
0 | 
0 | 
| T17 | 
909 | 
855 | 
0 | 
0 | 
| T18 | 
13077 | 
12991 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21547531 | 
21387133 | 
0 | 
2637 | 
| T1 | 
1259 | 
1197 | 
0 | 
3 | 
| T2 | 
4380 | 
4228 | 
0 | 
3 | 
| T3 | 
43523 | 
42885 | 
0 | 
3 | 
| T4 | 
58957 | 
58894 | 
0 | 
3 | 
| T5 | 
10241 | 
10170 | 
0 | 
3 | 
| T14 | 
12281 | 
12212 | 
0 | 
3 | 
| T15 | 
6257 | 
6201 | 
0 | 
3 | 
| T16 | 
1496 | 
1410 | 
0 | 
3 | 
| T17 | 
909 | 
852 | 
0 | 
3 | 
| T18 | 
13077 | 
12988 | 
0 | 
3 |