Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24118970 |
118285 |
0 |
0 |
T2 |
73896 |
354 |
0 |
0 |
T3 |
7596 |
8 |
0 |
0 |
T4 |
6876 |
2 |
0 |
0 |
T5 |
19610 |
37 |
0 |
0 |
T14 |
1452 |
0 |
0 |
0 |
T15 |
9043 |
12 |
0 |
0 |
T16 |
21293 |
512 |
0 |
0 |
T17 |
4485 |
12 |
0 |
0 |
T18 |
120335 |
278 |
0 |
0 |
T38 |
195093 |
2430 |
0 |
0 |
T39 |
0 |
26 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24118970 |
118276 |
0 |
0 |
T2 |
73896 |
354 |
0 |
0 |
T3 |
7596 |
8 |
0 |
0 |
T4 |
6876 |
2 |
0 |
0 |
T5 |
19610 |
37 |
0 |
0 |
T14 |
1452 |
0 |
0 |
0 |
T15 |
9043 |
12 |
0 |
0 |
T16 |
21293 |
512 |
0 |
0 |
T17 |
4485 |
12 |
0 |
0 |
T18 |
120335 |
278 |
0 |
0 |
T38 |
195093 |
2430 |
0 |
0 |
T39 |
0 |
26 |
0 |
0 |