Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
24118970 |
23957684 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24118970 |
23957684 |
0 |
0 |
T1 |
764 |
711 |
0 |
0 |
T2 |
73896 |
73844 |
0 |
0 |
T3 |
7596 |
7526 |
0 |
0 |
T4 |
6876 |
6822 |
0 |
0 |
T5 |
19610 |
19556 |
0 |
0 |
T14 |
1452 |
1382 |
0 |
0 |
T15 |
9043 |
8955 |
0 |
0 |
T16 |
21293 |
21234 |
0 |
0 |
T17 |
4485 |
4404 |
0 |
0 |
T18 |
120335 |
120244 |
0 |
0 |