Line Coverage for Module : 
prim_lc_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 68 | 
1 | 
1 | 
| 106 | 
3 | 
3 | 
Assert Coverage for Module : 
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
874 | 
874 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
24118970 | 
23957684 | 
0 | 
0 | 
| T1 | 
764 | 
711 | 
0 | 
0 | 
| T2 | 
73896 | 
73844 | 
0 | 
0 | 
| T3 | 
7596 | 
7526 | 
0 | 
0 | 
| T4 | 
6876 | 
6822 | 
0 | 
0 | 
| T5 | 
19610 | 
19556 | 
0 | 
0 | 
| T14 | 
1452 | 
1382 | 
0 | 
0 | 
| T15 | 
9043 | 
8955 | 
0 | 
0 | 
| T16 | 
21293 | 
21234 | 
0 | 
0 | 
| T17 | 
4485 | 
4404 | 
0 | 
0 | 
| T18 | 
120335 | 
120244 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
24118970 | 
23950817 | 
0 | 
2622 | 
| T1 | 
764 | 
708 | 
0 | 
3 | 
| T2 | 
73896 | 
73841 | 
0 | 
3 | 
| T3 | 
7596 | 
7523 | 
0 | 
3 | 
| T4 | 
6876 | 
6819 | 
0 | 
3 | 
| T5 | 
19610 | 
19553 | 
0 | 
3 | 
| T14 | 
1452 | 
1379 | 
0 | 
3 | 
| T15 | 
9043 | 
8952 | 
0 | 
3 | 
| T16 | 
21293 | 
21231 | 
0 | 
3 | 
| T17 | 
4485 | 
4401 | 
0 | 
3 | 
| T18 | 
120335 | 
120241 | 
0 | 
3 |