Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
19261633 |
19103047 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
19261633 |
19103047 |
0 |
0 |
T1 |
18468 |
18369 |
0 |
0 |
T2 |
68493 |
68438 |
0 |
0 |
T3 |
15579 |
15515 |
0 |
0 |
T4 |
4583 |
4509 |
0 |
0 |
T11 |
6510 |
6427 |
0 |
0 |
T12 |
13144 |
13090 |
0 |
0 |
T13 |
94087 |
94025 |
0 |
0 |
T14 |
2242 |
2084 |
0 |
0 |
T15 |
15996 |
15938 |
0 |
0 |
T16 |
8832 |
8713 |
0 |
0 |