Line Coverage for Module : 
prim_lc_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 68 | 
1 | 
1 | 
| 106 | 
3 | 
3 | 
Assert Coverage for Module : 
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
884 | 
884 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T11 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
19261633 | 
19103047 | 
0 | 
0 | 
| T1 | 
18468 | 
18369 | 
0 | 
0 | 
| T2 | 
68493 | 
68438 | 
0 | 
0 | 
| T3 | 
15579 | 
15515 | 
0 | 
0 | 
| T4 | 
4583 | 
4509 | 
0 | 
0 | 
| T11 | 
6510 | 
6427 | 
0 | 
0 | 
| T12 | 
13144 | 
13090 | 
0 | 
0 | 
| T13 | 
94087 | 
94025 | 
0 | 
0 | 
| T14 | 
2242 | 
2084 | 
0 | 
0 | 
| T15 | 
15996 | 
15938 | 
0 | 
0 | 
| T16 | 
8832 | 
8713 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
19261633 | 
19096054 | 
0 | 
2652 | 
| T1 | 
18468 | 
18366 | 
0 | 
3 | 
| T2 | 
68493 | 
68435 | 
0 | 
3 | 
| T3 | 
15579 | 
15512 | 
0 | 
3 | 
| T4 | 
4583 | 
4506 | 
0 | 
3 | 
| T11 | 
6510 | 
6424 | 
0 | 
3 | 
| T12 | 
13144 | 
13087 | 
0 | 
3 | 
| T13 | 
94087 | 
94022 | 
0 | 
3 | 
| T14 | 
2242 | 
2078 | 
0 | 
3 | 
| T15 | 
15996 | 
15935 | 
0 | 
3 | 
| T16 | 
8832 | 
8707 | 
0 | 
3 |