Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
870 |
870 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
19673163 |
19509633 |
0 |
0 |
| T1 |
3893 |
3738 |
0 |
0 |
| T2 |
1175 |
1100 |
0 |
0 |
| T3 |
491934 |
491546 |
0 |
0 |
| T4 |
3993 |
3862 |
0 |
0 |
| T5 |
15689 |
15629 |
0 |
0 |
| T11 |
7415 |
7357 |
0 |
0 |
| T12 |
36801 |
36633 |
0 |
0 |
| T13 |
2358 |
2290 |
0 |
0 |
| T14 |
12302 |
12236 |
0 |
0 |
| T15 |
5031 |
4854 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
19673163 |
19502634 |
0 |
2610 |
| T1 |
3893 |
3732 |
0 |
3 |
| T2 |
1175 |
1097 |
0 |
3 |
| T3 |
491934 |
491528 |
0 |
3 |
| T4 |
3993 |
3856 |
0 |
3 |
| T5 |
15689 |
15626 |
0 |
3 |
| T11 |
7415 |
7354 |
0 |
3 |
| T12 |
36801 |
36600 |
0 |
3 |
| T13 |
2358 |
2287 |
0 |
3 |
| T14 |
12302 |
12233 |
0 |
3 |
| T15 |
5031 |
4848 |
0 |
3 |