Line Coverage for Module : 
prim_sync_reqack_data
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 153 | 0 | 0 |  | 
| CONT_ASSIGN | 156 | 0 | 0 |  | 
| ALWAYS | 159 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 93 | 
1 | 
1 | 
| 153 | 
 | 
unreachable | 
| 156 | 
 | 
unreachable | 
| 159 | 
 | 
unreachable | 
| 160 | 
 | 
unreachable | 
| 162 | 
 | 
unreachable | 
Assert Coverage for Module : 
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
17988763 | 
80630 | 
0 | 
0 | 
| T1 | 
61441 | 
188 | 
0 | 
0 | 
| T2 | 
17983 | 
184 | 
0 | 
0 | 
| T3 | 
19854 | 
106 | 
0 | 
0 | 
| T4 | 
9697 | 
10 | 
0 | 
0 | 
| T5 | 
35094 | 
910 | 
0 | 
0 | 
| T6 | 
22746 | 
30 | 
0 | 
0 | 
| T12 | 
60822 | 
0 | 
0 | 
0 | 
| T15 | 
5471 | 
98 | 
0 | 
0 | 
| T16 | 
170415 | 
401 | 
0 | 
0 | 
| T17 | 
4908 | 
2 | 
0 | 
0 | 
| T33 | 
0 | 
2 | 
0 | 
0 | 
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
17988763 | 
80617 | 
0 | 
0 | 
| T1 | 
61441 | 
188 | 
0 | 
0 | 
| T2 | 
17983 | 
184 | 
0 | 
0 | 
| T3 | 
19854 | 
106 | 
0 | 
0 | 
| T4 | 
9697 | 
10 | 
0 | 
0 | 
| T5 | 
35094 | 
910 | 
0 | 
0 | 
| T6 | 
22746 | 
30 | 
0 | 
0 | 
| T12 | 
60822 | 
0 | 
0 | 
0 | 
| T15 | 
5471 | 
98 | 
0 | 
0 | 
| T16 | 
170415 | 
401 | 
0 | 
0 | 
| T17 | 
4908 | 
2 | 
0 | 
0 | 
| T33 | 
0 | 
2 | 
0 | 
0 |