Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : keymgr_cfg_en
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_keymgr_0.1/rtl/keymgr_cfg_en.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_cfgen 98.15 100.00 94.44 100.00
tb.dut.u_sw_binding_regwen 98.25 100.00 94.74 100.00



Module Instance : tb.dut.u_cfgen

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.15 100.00 94.44 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.15 100.00 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.05 96.00 98.36 99.96 95.92 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sw_binding_regwen

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.25 100.00 94.74 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.25 100.00 94.74 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.05 96.00 98.36 99.96 95.92 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : keymgr_cfg_en
Line No.TotalCoveredPercent
TOTAL1919100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3111100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3711100.00
CONT_ASSIGN3811100.00
ALWAYS4166100.00
ALWAYS5288100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_keymgr_0.1/rtl/keymgr_cfg_en.sv' or '../src/lowrisc_ip_keymgr_0.1/rtl/keymgr_cfg_en.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
30 1 1
31 1 1
32 1 1
37 1 1
38 1 1
41 1 1
42 1 1
43 1 1
44 1 1
45 1 1
46 1 1
MISSING_ELSE
52 1 1
53 1 1
54 1 1
55 1 1
56 1 1
57 1 1
58 1 1
59 1 1
MISSING_ELSE


Cond Coverage for Module : keymgr_cfg_en
TotalCoveredPercent
Conditions1919100.00
Logical1919100.00
Non-Logical00
Event00

 LINE       30
 EXPRESSION (init_q && clr_i)
             ---1--    --2--
-1--2-StatusTests
01CoveredT15,T5,T6
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       31
 EXPRESSION (init_q && set_i)
             ---1--    --2--
-1--2-StatusTests
01CoveredT91,T7,T119
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       32
 EXPRESSION (init_q && ((!en_i)))
             ---1--    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT25,T65,T91

 LINE       38
 EXPRESSION (((~out_clr)) & out_q & en_i)
             ------1-----   --2--   --3-
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT4,T15,T5
110CoveredT1,T2,T3
111CoveredT1,T2,T3

 LINE       43
 EXPRESSION (init_q && ((!en_i)))
             ---1--    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT25,T65,T91

 LINE       45
 EXPRESSION (init_i && en_i)
             ---1--    --2-
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Branch Coverage for Module : keymgr_cfg_en
Line No.TotalCoveredPercent
Branches 9 9 100.00
IF 41 4 4 100.00
IF 52 5 5 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_keymgr_0.1/rtl/keymgr_cfg_en.sv' or '../src/lowrisc_ip_keymgr_0.1/rtl/keymgr_cfg_en.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 41 if ((!rst_ni)) -2-: 43 if ((init_q && (!en_i))) -3-: 45 if ((init_i && en_i))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T25,T65,T91
0 0 1 Covered T1,T2,T3
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 52 if ((!rst_ni)) -2-: 54 if (vld_dis) -3-: 56 if (vld_set) -4-: 58 if (out_clr)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Covered T25,T65,T91
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T2,T3
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_cfgen
Line No.TotalCoveredPercent
TOTAL1919100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3111100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3711100.00
CONT_ASSIGN3811100.00
ALWAYS4166100.00
ALWAYS5288100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_keymgr_0.1/rtl/keymgr_cfg_en.sv' or '../src/lowrisc_ip_keymgr_0.1/rtl/keymgr_cfg_en.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
30 1 1
31 1 1
32 1 1
37 1 1
38 1 1
41 1 1
42 1 1
43 1 1
44 1 1
45 1 1
46 1 1
MISSING_ELSE
52 1 1
53 1 1
54 1 1
55 1 1
56 1 1
57 1 1
58 1 1
59 1 1
MISSING_ELSE


Cond Coverage for Instance : tb.dut.u_cfgen
TotalCoveredPercent
Conditions181794.44
Logical181794.44
Non-Logical00
Event00

 LINE       30
 EXPRESSION (init_q && clr_i)
             ---1--    --2--
-1--2-StatusTests
01CoveredT91,T7,T119
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       31
 EXPRESSION (init_q && set_i)
             ---1--    --2--
-1--2-StatusTests
01CoveredT91,T7,T119
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       32
 EXPRESSION (init_q && ((!en_i)))
             ---1--    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT25,T65,T91

 LINE       38
 EXPRESSION (((~out_clr)) & out_q & en_i)
             ------1-----   --2--   --3-
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110CoveredT1,T2,T3
111CoveredT1,T2,T3

 LINE       43
 EXPRESSION (init_q && ((!en_i)))
             ---1--    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT25,T65,T91

 LINE       45
 EXPRESSION (init_i && en_i)
             ---1--    --2-
-1--2-StatusTests
01Unreachable
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_cfgen
Line No.TotalCoveredPercent
Branches 9 9 100.00
IF 41 4 4 100.00
IF 52 5 5 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_keymgr_0.1/rtl/keymgr_cfg_en.sv' or '../src/lowrisc_ip_keymgr_0.1/rtl/keymgr_cfg_en.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 41 if ((!rst_ni)) -2-: 43 if ((init_q && (!en_i))) -3-: 45 if ((init_i && en_i))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T25,T65,T91
0 0 1 Covered T1,T2,T3
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 52 if ((!rst_ni)) -2-: 54 if (vld_dis) -3-: 56 if (vld_set) -4-: 58 if (out_clr)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Covered T25,T65,T91
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T2,T3
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sw_binding_regwen
Line No.TotalCoveredPercent
TOTAL1919100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3111100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3711100.00
CONT_ASSIGN3811100.00
ALWAYS4166100.00
ALWAYS5288100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_keymgr_0.1/rtl/keymgr_cfg_en.sv' or '../src/lowrisc_ip_keymgr_0.1/rtl/keymgr_cfg_en.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
30 1 1
31 1 1
32 1 1
37 1 1
38 1 1
41 1 1
42 1 1
43 1 1
44 1 1
45 1 1
46 1 1
MISSING_ELSE
52 1 1
53 1 1
54 1 1
55 1 1
56 1 1
57 1 1
58 1 1
59 1 1
MISSING_ELSE


Cond Coverage for Instance : tb.dut.u_sw_binding_regwen
TotalCoveredPercent
Conditions191894.74
Logical191894.74
Non-Logical00
Event00

 LINE       30
 EXPRESSION (init_q && clr_i)
             ---1--    --2--
-1--2-StatusTests
01CoveredT15,T5,T6
10CoveredT1,T2,T3
11CoveredT4,T15,T5

 LINE       31
 EXPRESSION (init_q && set_i)
             ---1--    --2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       32
 EXPRESSION (init_q && ((!en_i)))
             ---1--    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT25,T65,T91

 LINE       38
 EXPRESSION (((~out_clr)) & out_q & en_i)
             ------1-----   --2--   --3-
-1--2--3-StatusTests
011CoveredT4,T15,T5
101CoveredT4,T15,T5
110CoveredT1,T2,T3
111CoveredT1,T2,T3

 LINE       43
 EXPRESSION (init_q && ((!en_i)))
             ---1--    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT25,T65,T91

 LINE       45
 EXPRESSION (init_i && en_i)
             ---1--    --2-
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT120,T121,T122
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_sw_binding_regwen
Line No.TotalCoveredPercent
Branches 9 9 100.00
IF 41 4 4 100.00
IF 52 5 5 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_keymgr_0.1/rtl/keymgr_cfg_en.sv' or '../src/lowrisc_ip_keymgr_0.1/rtl/keymgr_cfg_en.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 41 if ((!rst_ni)) -2-: 43 if ((init_q && (!en_i))) -3-: 45 if ((init_i && en_i))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T25,T65,T91
0 0 1 Covered T1,T2,T3
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 52 if ((!rst_ni)) -2-: 54 if (vld_dis) -3-: 56 if (vld_set) -4-: 58 if (out_clr)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Covered T25,T65,T91
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T4,T15,T5
0 0 0 0 Covered T1,T2,T3

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%