Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
17988763 |
17833232 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17988763 |
17833232 |
0 |
0 |
T1 |
61441 |
61359 |
0 |
0 |
T2 |
17983 |
17904 |
0 |
0 |
T3 |
19854 |
19772 |
0 |
0 |
T4 |
9697 |
9606 |
0 |
0 |
T5 |
35094 |
35038 |
0 |
0 |
T6 |
22746 |
22683 |
0 |
0 |
T12 |
60822 |
47429 |
0 |
0 |
T15 |
5471 |
5329 |
0 |
0 |
T16 |
170415 |
170322 |
0 |
0 |
T17 |
4908 |
4847 |
0 |
0 |