Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
874 |
874 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17988763 |
17833232 |
0 |
0 |
| T1 |
61441 |
61359 |
0 |
0 |
| T2 |
17983 |
17904 |
0 |
0 |
| T3 |
19854 |
19772 |
0 |
0 |
| T4 |
9697 |
9606 |
0 |
0 |
| T5 |
35094 |
35038 |
0 |
0 |
| T6 |
22746 |
22683 |
0 |
0 |
| T12 |
60822 |
47429 |
0 |
0 |
| T15 |
5471 |
5329 |
0 |
0 |
| T16 |
170415 |
170322 |
0 |
0 |
| T17 |
4908 |
4847 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17988763 |
17826518 |
0 |
2622 |
| T1 |
61441 |
61356 |
0 |
3 |
| T2 |
17983 |
17901 |
0 |
3 |
| T3 |
19854 |
19769 |
0 |
3 |
| T4 |
9697 |
9603 |
0 |
3 |
| T5 |
35094 |
35035 |
0 |
3 |
| T6 |
22746 |
22680 |
0 |
3 |
| T12 |
60822 |
46886 |
0 |
3 |
| T15 |
5471 |
5323 |
0 |
3 |
| T16 |
170415 |
170319 |
0 |
3 |
| T17 |
4908 |
4844 |
0 |
3 |