Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21697481 |
97291 |
0 |
0 |
T1 |
2752 |
6 |
0 |
0 |
T2 |
9935 |
10 |
0 |
0 |
T3 |
56554 |
2 |
0 |
0 |
T4 |
55937 |
196 |
0 |
0 |
T11 |
16566 |
10 |
0 |
0 |
T12 |
14448 |
2 |
0 |
0 |
T13 |
12143 |
2 |
0 |
0 |
T14 |
23320 |
46 |
0 |
0 |
T15 |
114013 |
484 |
0 |
0 |
T16 |
1103 |
0 |
0 |
0 |
T22 |
0 |
202 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21697481 |
97284 |
0 |
0 |
T1 |
2752 |
6 |
0 |
0 |
T2 |
9935 |
10 |
0 |
0 |
T3 |
56554 |
2 |
0 |
0 |
T4 |
55937 |
196 |
0 |
0 |
T11 |
16566 |
10 |
0 |
0 |
T12 |
14448 |
2 |
0 |
0 |
T13 |
12143 |
2 |
0 |
0 |
T14 |
23320 |
46 |
0 |
0 |
T15 |
114013 |
484 |
0 |
0 |
T16 |
1103 |
0 |
0 |
0 |
T22 |
0 |
202 |
0 |
0 |