Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
21697481 |
21532780 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21697481 |
21532780 |
0 |
0 |
T1 |
2752 |
2688 |
0 |
0 |
T2 |
9935 |
9852 |
0 |
0 |
T3 |
56554 |
56463 |
0 |
0 |
T4 |
55937 |
54612 |
0 |
0 |
T11 |
16566 |
16460 |
0 |
0 |
T12 |
14448 |
14379 |
0 |
0 |
T13 |
12143 |
12038 |
0 |
0 |
T14 |
23320 |
23267 |
0 |
0 |
T15 |
114013 |
113957 |
0 |
0 |
T16 |
1103 |
1034 |
0 |
0 |