Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
879 |
879 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21697481 |
21532780 |
0 |
0 |
| T1 |
2752 |
2688 |
0 |
0 |
| T2 |
9935 |
9852 |
0 |
0 |
| T3 |
56554 |
56463 |
0 |
0 |
| T4 |
55937 |
54612 |
0 |
0 |
| T11 |
16566 |
16460 |
0 |
0 |
| T12 |
14448 |
14379 |
0 |
0 |
| T13 |
12143 |
12038 |
0 |
0 |
| T14 |
23320 |
23267 |
0 |
0 |
| T15 |
114013 |
113957 |
0 |
0 |
| T16 |
1103 |
1034 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21697481 |
21525727 |
0 |
2637 |
| T1 |
2752 |
2685 |
0 |
3 |
| T2 |
9935 |
9849 |
0 |
3 |
| T3 |
56554 |
56460 |
0 |
3 |
| T4 |
55937 |
54561 |
0 |
3 |
| T11 |
16566 |
16442 |
0 |
3 |
| T12 |
14448 |
14376 |
0 |
3 |
| T13 |
12143 |
12032 |
0 |
3 |
| T14 |
23320 |
23264 |
0 |
3 |
| T15 |
114013 |
113954 |
0 |
3 |
| T16 |
1103 |
1031 |
0 |
3 |