Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=3,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T2 T3
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 3/3 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T2 T3 | T1 T2 T3 | T1 T2 T3
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=2,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T2 T3
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 2/2 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T2 T3 | T1 T2 T3
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7938 |
7938 |
0 |
0 |
T1 |
9 |
9 |
0 |
0 |
T2 |
9 |
9 |
0 |
0 |
T3 |
9 |
9 |
0 |
0 |
T4 |
9 |
9 |
0 |
0 |
T5 |
9 |
9 |
0 |
0 |
T14 |
9 |
9 |
0 |
0 |
T15 |
9 |
9 |
0 |
0 |
T16 |
9 |
9 |
0 |
0 |
T17 |
9 |
9 |
0 |
0 |
T18 |
9 |
9 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
201956328 |
200404134 |
0 |
0 |
T1 |
74898 |
74034 |
0 |
0 |
T2 |
71433 |
69930 |
0 |
0 |
T3 |
72162 |
71316 |
0 |
0 |
T4 |
60381 |
59823 |
0 |
0 |
T5 |
82638 |
81324 |
0 |
0 |
T14 |
65592 |
63648 |
0 |
0 |
T15 |
168219 |
167355 |
0 |
0 |
T16 |
9567 |
8721 |
0 |
0 |
T17 |
41373 |
40131 |
0 |
0 |
T18 |
76302 |
75510 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
201956328 |
200404134 |
0 |
0 |
T1 |
74898 |
74034 |
0 |
0 |
T2 |
71433 |
69930 |
0 |
0 |
T3 |
72162 |
71316 |
0 |
0 |
T4 |
60381 |
59823 |
0 |
0 |
T5 |
82638 |
81324 |
0 |
0 |
T14 |
65592 |
63648 |
0 |
0 |
T15 |
168219 |
167355 |
0 |
0 |
T16 |
9567 |
8721 |
0 |
0 |
T17 |
41373 |
40131 |
0 |
0 |
T18 |
76302 |
75510 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sideload_ctrl.u_mubi_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T2 T3
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 3/3 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T2 T3 | T1 T2 T3 | T1 T2 T3
Assert Coverage for Instance : tb.dut.u_sideload_ctrl.u_mubi_buf
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
882 |
882 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22439592 |
22267126 |
0 |
0 |
T1 |
8322 |
8226 |
0 |
0 |
T2 |
7937 |
7770 |
0 |
0 |
T3 |
8018 |
7924 |
0 |
0 |
T4 |
6709 |
6647 |
0 |
0 |
T5 |
9182 |
9036 |
0 |
0 |
T14 |
7288 |
7072 |
0 |
0 |
T15 |
18691 |
18595 |
0 |
0 |
T16 |
1063 |
969 |
0 |
0 |
T17 |
4597 |
4459 |
0 |
0 |
T18 |
8478 |
8390 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22439592 |
22267126 |
0 |
0 |
T1 |
8322 |
8226 |
0 |
0 |
T2 |
7937 |
7770 |
0 |
0 |
T3 |
8018 |
7924 |
0 |
0 |
T4 |
6709 |
6647 |
0 |
0 |
T5 |
9182 |
9036 |
0 |
0 |
T14 |
7288 |
7072 |
0 |
0 |
T15 |
18691 |
18595 |
0 |
0 |
T16 |
1063 |
969 |
0 |
0 |
T17 |
4597 |
4459 |
0 |
0 |
T18 |
8478 |
8390 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_sw_assigns[0].u_mubi_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T2 T3
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 2/2 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T2 T3 | T1 T2 T3
Assert Coverage for Instance : tb.dut.gen_sw_assigns[0].u_mubi_buf
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
882 |
882 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22439592 |
22267126 |
0 |
0 |
T1 |
8322 |
8226 |
0 |
0 |
T2 |
7937 |
7770 |
0 |
0 |
T3 |
8018 |
7924 |
0 |
0 |
T4 |
6709 |
6647 |
0 |
0 |
T5 |
9182 |
9036 |
0 |
0 |
T14 |
7288 |
7072 |
0 |
0 |
T15 |
18691 |
18595 |
0 |
0 |
T16 |
1063 |
969 |
0 |
0 |
T17 |
4597 |
4459 |
0 |
0 |
T18 |
8478 |
8390 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22439592 |
22267126 |
0 |
0 |
T1 |
8322 |
8226 |
0 |
0 |
T2 |
7937 |
7770 |
0 |
0 |
T3 |
8018 |
7924 |
0 |
0 |
T4 |
6709 |
6647 |
0 |
0 |
T5 |
9182 |
9036 |
0 |
0 |
T14 |
7288 |
7072 |
0 |
0 |
T15 |
18691 |
18595 |
0 |
0 |
T16 |
1063 |
969 |
0 |
0 |
T17 |
4597 |
4459 |
0 |
0 |
T18 |
8478 |
8390 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_sw_assigns[1].u_mubi_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T2 T3
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 2/2 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T2 T3 | T1 T2 T3
Assert Coverage for Instance : tb.dut.gen_sw_assigns[1].u_mubi_buf
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
882 |
882 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22439592 |
22267126 |
0 |
0 |
T1 |
8322 |
8226 |
0 |
0 |
T2 |
7937 |
7770 |
0 |
0 |
T3 |
8018 |
7924 |
0 |
0 |
T4 |
6709 |
6647 |
0 |
0 |
T5 |
9182 |
9036 |
0 |
0 |
T14 |
7288 |
7072 |
0 |
0 |
T15 |
18691 |
18595 |
0 |
0 |
T16 |
1063 |
969 |
0 |
0 |
T17 |
4597 |
4459 |
0 |
0 |
T18 |
8478 |
8390 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22439592 |
22267126 |
0 |
0 |
T1 |
8322 |
8226 |
0 |
0 |
T2 |
7937 |
7770 |
0 |
0 |
T3 |
8018 |
7924 |
0 |
0 |
T4 |
6709 |
6647 |
0 |
0 |
T5 |
9182 |
9036 |
0 |
0 |
T14 |
7288 |
7072 |
0 |
0 |
T15 |
18691 |
18595 |
0 |
0 |
T16 |
1063 |
969 |
0 |
0 |
T17 |
4597 |
4459 |
0 |
0 |
T18 |
8478 |
8390 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_sw_assigns[2].u_mubi_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T2 T3
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 2/2 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T2 T3 | T1 T2 T3
Assert Coverage for Instance : tb.dut.gen_sw_assigns[2].u_mubi_buf
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
882 |
882 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22439592 |
22267126 |
0 |
0 |
T1 |
8322 |
8226 |
0 |
0 |
T2 |
7937 |
7770 |
0 |
0 |
T3 |
8018 |
7924 |
0 |
0 |
T4 |
6709 |
6647 |
0 |
0 |
T5 |
9182 |
9036 |
0 |
0 |
T14 |
7288 |
7072 |
0 |
0 |
T15 |
18691 |
18595 |
0 |
0 |
T16 |
1063 |
969 |
0 |
0 |
T17 |
4597 |
4459 |
0 |
0 |
T18 |
8478 |
8390 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22439592 |
22267126 |
0 |
0 |
T1 |
8322 |
8226 |
0 |
0 |
T2 |
7937 |
7770 |
0 |
0 |
T3 |
8018 |
7924 |
0 |
0 |
T4 |
6709 |
6647 |
0 |
0 |
T5 |
9182 |
9036 |
0 |
0 |
T14 |
7288 |
7072 |
0 |
0 |
T15 |
18691 |
18595 |
0 |
0 |
T16 |
1063 |
969 |
0 |
0 |
T17 |
4597 |
4459 |
0 |
0 |
T18 |
8478 |
8390 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_sw_assigns[3].u_mubi_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T2 T3
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 2/2 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T2 T3 | T1 T2 T3
Assert Coverage for Instance : tb.dut.gen_sw_assigns[3].u_mubi_buf
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
882 |
882 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22439592 |
22267126 |
0 |
0 |
T1 |
8322 |
8226 |
0 |
0 |
T2 |
7937 |
7770 |
0 |
0 |
T3 |
8018 |
7924 |
0 |
0 |
T4 |
6709 |
6647 |
0 |
0 |
T5 |
9182 |
9036 |
0 |
0 |
T14 |
7288 |
7072 |
0 |
0 |
T15 |
18691 |
18595 |
0 |
0 |
T16 |
1063 |
969 |
0 |
0 |
T17 |
4597 |
4459 |
0 |
0 |
T18 |
8478 |
8390 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22439592 |
22267126 |
0 |
0 |
T1 |
8322 |
8226 |
0 |
0 |
T2 |
7937 |
7770 |
0 |
0 |
T3 |
8018 |
7924 |
0 |
0 |
T4 |
6709 |
6647 |
0 |
0 |
T5 |
9182 |
9036 |
0 |
0 |
T14 |
7288 |
7072 |
0 |
0 |
T15 |
18691 |
18595 |
0 |
0 |
T16 |
1063 |
969 |
0 |
0 |
T17 |
4597 |
4459 |
0 |
0 |
T18 |
8478 |
8390 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_sw_assigns[4].u_mubi_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T2 T3
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 2/2 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T2 T3 | T1 T2 T3
Assert Coverage for Instance : tb.dut.gen_sw_assigns[4].u_mubi_buf
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
882 |
882 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22439592 |
22267126 |
0 |
0 |
T1 |
8322 |
8226 |
0 |
0 |
T2 |
7937 |
7770 |
0 |
0 |
T3 |
8018 |
7924 |
0 |
0 |
T4 |
6709 |
6647 |
0 |
0 |
T5 |
9182 |
9036 |
0 |
0 |
T14 |
7288 |
7072 |
0 |
0 |
T15 |
18691 |
18595 |
0 |
0 |
T16 |
1063 |
969 |
0 |
0 |
T17 |
4597 |
4459 |
0 |
0 |
T18 |
8478 |
8390 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22439592 |
22267126 |
0 |
0 |
T1 |
8322 |
8226 |
0 |
0 |
T2 |
7937 |
7770 |
0 |
0 |
T3 |
8018 |
7924 |
0 |
0 |
T4 |
6709 |
6647 |
0 |
0 |
T5 |
9182 |
9036 |
0 |
0 |
T14 |
7288 |
7072 |
0 |
0 |
T15 |
18691 |
18595 |
0 |
0 |
T16 |
1063 |
969 |
0 |
0 |
T17 |
4597 |
4459 |
0 |
0 |
T18 |
8478 |
8390 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_sw_assigns[5].u_mubi_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T2 T3
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 2/2 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T2 T3 | T1 T2 T3
Assert Coverage for Instance : tb.dut.gen_sw_assigns[5].u_mubi_buf
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
882 |
882 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22439592 |
22267126 |
0 |
0 |
T1 |
8322 |
8226 |
0 |
0 |
T2 |
7937 |
7770 |
0 |
0 |
T3 |
8018 |
7924 |
0 |
0 |
T4 |
6709 |
6647 |
0 |
0 |
T5 |
9182 |
9036 |
0 |
0 |
T14 |
7288 |
7072 |
0 |
0 |
T15 |
18691 |
18595 |
0 |
0 |
T16 |
1063 |
969 |
0 |
0 |
T17 |
4597 |
4459 |
0 |
0 |
T18 |
8478 |
8390 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22439592 |
22267126 |
0 |
0 |
T1 |
8322 |
8226 |
0 |
0 |
T2 |
7937 |
7770 |
0 |
0 |
T3 |
8018 |
7924 |
0 |
0 |
T4 |
6709 |
6647 |
0 |
0 |
T5 |
9182 |
9036 |
0 |
0 |
T14 |
7288 |
7072 |
0 |
0 |
T15 |
18691 |
18595 |
0 |
0 |
T16 |
1063 |
969 |
0 |
0 |
T17 |
4597 |
4459 |
0 |
0 |
T18 |
8478 |
8390 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_sw_assigns[6].u_mubi_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T2 T3
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 2/2 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T2 T3 | T1 T2 T3
Assert Coverage for Instance : tb.dut.gen_sw_assigns[6].u_mubi_buf
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
882 |
882 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22439592 |
22267126 |
0 |
0 |
T1 |
8322 |
8226 |
0 |
0 |
T2 |
7937 |
7770 |
0 |
0 |
T3 |
8018 |
7924 |
0 |
0 |
T4 |
6709 |
6647 |
0 |
0 |
T5 |
9182 |
9036 |
0 |
0 |
T14 |
7288 |
7072 |
0 |
0 |
T15 |
18691 |
18595 |
0 |
0 |
T16 |
1063 |
969 |
0 |
0 |
T17 |
4597 |
4459 |
0 |
0 |
T18 |
8478 |
8390 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22439592 |
22267126 |
0 |
0 |
T1 |
8322 |
8226 |
0 |
0 |
T2 |
7937 |
7770 |
0 |
0 |
T3 |
8018 |
7924 |
0 |
0 |
T4 |
6709 |
6647 |
0 |
0 |
T5 |
9182 |
9036 |
0 |
0 |
T14 |
7288 |
7072 |
0 |
0 |
T15 |
18691 |
18595 |
0 |
0 |
T16 |
1063 |
969 |
0 |
0 |
T17 |
4597 |
4459 |
0 |
0 |
T18 |
8478 |
8390 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_sw_assigns[7].u_mubi_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T2 T3
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 2/2 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T2 T3 | T1 T2 T3
Assert Coverage for Instance : tb.dut.gen_sw_assigns[7].u_mubi_buf
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
882 |
882 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22439592 |
22267126 |
0 |
0 |
T1 |
8322 |
8226 |
0 |
0 |
T2 |
7937 |
7770 |
0 |
0 |
T3 |
8018 |
7924 |
0 |
0 |
T4 |
6709 |
6647 |
0 |
0 |
T5 |
9182 |
9036 |
0 |
0 |
T14 |
7288 |
7072 |
0 |
0 |
T15 |
18691 |
18595 |
0 |
0 |
T16 |
1063 |
969 |
0 |
0 |
T17 |
4597 |
4459 |
0 |
0 |
T18 |
8478 |
8390 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22439592 |
22267126 |
0 |
0 |
T1 |
8322 |
8226 |
0 |
0 |
T2 |
7937 |
7770 |
0 |
0 |
T3 |
8018 |
7924 |
0 |
0 |
T4 |
6709 |
6647 |
0 |
0 |
T5 |
9182 |
9036 |
0 |
0 |
T14 |
7288 |
7072 |
0 |
0 |
T15 |
18691 |
18595 |
0 |
0 |
T16 |
1063 |
969 |
0 |
0 |
T17 |
4597 |
4459 |
0 |
0 |
T18 |
8478 |
8390 |
0 |
0 |