Toggle Coverage for Module :
prim_secded_inv_72_64_dec
| Total | Covered | Percent |
Totals |
4 |
4 |
100.00 |
Total Bits |
292 |
292 |
100.00 |
Total Bits 0->1 |
146 |
146 |
100.00 |
Total Bits 1->0 |
146 |
146 |
100.00 |
| | | |
Ports |
4 |
4 |
100.00 |
Port Bits |
292 |
292 |
100.00 |
Port Bits 0->1 |
146 |
146 |
100.00 |
Port Bits 1->0 |
146 |
146 |
100.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[71:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
data_o[63:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
syndrome_o[7:0] |
Yes |
Yes |
T186,T187,T188 |
Yes |
T186,T187,T188 |
OUTPUT |
err_o[1:0] |
Yes |
Yes |
T68,T186,T189 |
Yes |
T68,T186,T189 |
OUTPUT |
Toggle Coverage for Instance : tb.dut.u_ctrl.gen_ecc_loop_cdi[0].gen_ecc_loop_shares[0].gen_ecc_loop_words[2].u_dec
| Total | Covered | Percent |
Totals |
4 |
2 |
50.00 |
Total Bits |
292 |
272 |
93.15 |
Total Bits 0->1 |
146 |
136 |
93.15 |
Total Bits 1->0 |
146 |
136 |
93.15 |
| | | |
Ports |
4 |
2 |
50.00 |
Port Bits |
292 |
272 |
93.15 |
Port Bits 0->1 |
146 |
136 |
93.15 |
Port Bits 1->0 |
146 |
136 |
93.15 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[71:0] |
Yes |
Yes |
T3,T4,T13 |
Yes |
T1,T3,T4 |
INPUT |
data_o[63:0] |
Yes |
Yes |
T3,T4,T13 |
Yes |
T1,T3,T4 |
OUTPUT |
syndrome_o[7:0] |
No |
No |
|
No |
|
OUTPUT |
err_o[1:0] |
No |
No |
|
No |
|
OUTPUT |
Toggle Coverage for Instance : tb.dut.u_ctrl.gen_ecc_loop_cdi[0].gen_ecc_loop_shares[1].gen_ecc_loop_words[0].u_dec
| Total | Covered | Percent |
Totals |
4 |
2 |
50.00 |
Total Bits |
292 |
272 |
93.15 |
Total Bits 0->1 |
146 |
136 |
93.15 |
Total Bits 1->0 |
146 |
136 |
93.15 |
| | | |
Ports |
4 |
2 |
50.00 |
Port Bits |
292 |
272 |
93.15 |
Port Bits 0->1 |
146 |
136 |
93.15 |
Port Bits 1->0 |
146 |
136 |
93.15 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[71:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T1,T2,T3 |
INPUT |
data_o[63:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T1,T2,T3 |
OUTPUT |
syndrome_o[7:0] |
No |
No |
|
No |
|
OUTPUT |
err_o[1:0] |
No |
No |
|
No |
|
OUTPUT |
Toggle Coverage for Instance : tb.dut.u_ctrl.gen_ecc_loop_cdi[0].gen_ecc_loop_shares[1].gen_ecc_loop_words[2].u_dec
| Total | Covered | Percent |
Totals |
4 |
2 |
50.00 |
Total Bits |
292 |
272 |
93.15 |
Total Bits 0->1 |
146 |
136 |
93.15 |
Total Bits 1->0 |
146 |
136 |
93.15 |
| | | |
Ports |
4 |
2 |
50.00 |
Port Bits |
292 |
272 |
93.15 |
Port Bits 0->1 |
146 |
136 |
93.15 |
Port Bits 1->0 |
146 |
136 |
93.15 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[71:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T1,T2,T3 |
INPUT |
data_o[63:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T1,T2,T3 |
OUTPUT |
syndrome_o[7:0] |
No |
No |
|
No |
|
OUTPUT |
err_o[1:0] |
No |
No |
|
No |
|
OUTPUT |
Toggle Coverage for Instance : tb.dut.u_ctrl.gen_ecc_loop_cdi[1].gen_ecc_loop_shares[1].gen_ecc_loop_words[3].u_dec
| Total | Covered | Percent |
Totals |
4 |
2 |
50.00 |
Total Bits |
292 |
272 |
93.15 |
Total Bits 0->1 |
146 |
136 |
93.15 |
Total Bits 1->0 |
146 |
136 |
93.15 |
| | | |
Ports |
4 |
2 |
50.00 |
Port Bits |
292 |
272 |
93.15 |
Port Bits 0->1 |
146 |
136 |
93.15 |
Port Bits 1->0 |
146 |
136 |
93.15 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[71:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
data_o[63:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
syndrome_o[7:0] |
No |
No |
|
No |
|
OUTPUT |
err_o[1:0] |
No |
No |
|
No |
|
OUTPUT |
Toggle Coverage for Instance : tb.dut.u_ctrl.gen_ecc_loop_cdi[0].gen_ecc_loop_shares[0].gen_ecc_loop_words[0].u_dec
| Total | Covered | Percent |
Totals |
4 |
2 |
50.00 |
Total Bits |
292 |
280 |
95.89 |
Total Bits 0->1 |
146 |
140 |
95.89 |
Total Bits 1->0 |
146 |
140 |
95.89 |
| | | |
Ports |
4 |
2 |
50.00 |
Port Bits |
292 |
280 |
95.89 |
Port Bits 0->1 |
146 |
140 |
95.89 |
Port Bits 1->0 |
146 |
140 |
95.89 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[71:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
data_o[63:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
OUTPUT |
syndrome_o[2:0] |
No |
No |
|
No |
|
OUTPUT |
syndrome_o[4:3] |
Yes |
Yes |
T190 |
Yes |
T190 |
OUTPUT |
syndrome_o[6:5] |
No |
No |
|
No |
|
OUTPUT |
syndrome_o[7] |
Yes |
Yes |
T190 |
Yes |
T190 |
OUTPUT |
err_o[0] |
Yes |
Yes |
*T190 |
Yes |
T190 |
OUTPUT |
err_o[1] |
No |
No |
|
No |
|
OUTPUT |
*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.u_ctrl.gen_ecc_loop_cdi[0].gen_ecc_loop_shares[0].gen_ecc_loop_words[1].u_dec
| Total | Covered | Percent |
Totals |
4 |
2 |
50.00 |
Total Bits |
292 |
280 |
95.89 |
Total Bits 0->1 |
146 |
140 |
95.89 |
Total Bits 1->0 |
146 |
140 |
95.89 |
| | | |
Ports |
4 |
2 |
50.00 |
Port Bits |
292 |
280 |
95.89 |
Port Bits 0->1 |
146 |
140 |
95.89 |
Port Bits 1->0 |
146 |
140 |
95.89 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[71:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
data_o[63:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
OUTPUT |
syndrome_o[3:0] |
No |
No |
|
No |
|
OUTPUT |
syndrome_o[6:4] |
Yes |
Yes |
T68 |
Yes |
T68 |
OUTPUT |
syndrome_o[7] |
No |
No |
|
No |
|
OUTPUT |
err_o[0] |
Yes |
Yes |
*T68 |
Yes |
T68 |
OUTPUT |
err_o[1] |
No |
No |
|
No |
|
OUTPUT |
*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.u_ctrl.gen_ecc_loop_cdi[0].gen_ecc_loop_shares[1].gen_ecc_loop_words[1].u_dec
| Total | Covered | Percent |
Totals |
4 |
2 |
50.00 |
Total Bits |
292 |
280 |
95.89 |
Total Bits 0->1 |
146 |
140 |
95.89 |
Total Bits 1->0 |
146 |
140 |
95.89 |
| | | |
Ports |
4 |
2 |
50.00 |
Port Bits |
292 |
280 |
95.89 |
Port Bits 0->1 |
146 |
140 |
95.89 |
Port Bits 1->0 |
146 |
140 |
95.89 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[71:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T1,T2,T3 |
INPUT |
data_o[63:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T1,T2,T3 |
OUTPUT |
syndrome_o[0] |
No |
No |
|
No |
|
OUTPUT |
syndrome_o[1] |
Yes |
Yes |
*T68 |
Yes |
T68 |
OUTPUT |
syndrome_o[2] |
No |
No |
|
No |
|
OUTPUT |
syndrome_o[4:3] |
Yes |
Yes |
T68 |
Yes |
T68 |
OUTPUT |
syndrome_o[7:5] |
No |
No |
|
No |
|
OUTPUT |
err_o[0] |
Yes |
Yes |
*T68 |
Yes |
T68 |
OUTPUT |
err_o[1] |
No |
No |
|
No |
|
OUTPUT |
*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.u_ctrl.gen_ecc_loop_cdi[1].gen_ecc_loop_shares[0].gen_ecc_loop_words[0].u_dec
| Total | Covered | Percent |
Totals |
4 |
2 |
50.00 |
Total Bits |
292 |
280 |
95.89 |
Total Bits 0->1 |
146 |
140 |
95.89 |
Total Bits 1->0 |
146 |
140 |
95.89 |
| | | |
Ports |
4 |
2 |
50.00 |
Port Bits |
292 |
280 |
95.89 |
Port Bits 0->1 |
146 |
140 |
95.89 |
Port Bits 1->0 |
146 |
140 |
95.89 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[71:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
data_o[63:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
syndrome_o[0] |
Yes |
Yes |
*T191 |
Yes |
T191 |
OUTPUT |
syndrome_o[2:1] |
No |
No |
|
No |
|
OUTPUT |
syndrome_o[3] |
Yes |
Yes |
*T191 |
Yes |
T191 |
OUTPUT |
syndrome_o[4] |
No |
No |
|
No |
|
OUTPUT |
syndrome_o[5] |
Yes |
Yes |
*T191 |
Yes |
T191 |
OUTPUT |
syndrome_o[7:6] |
No |
No |
|
No |
|
OUTPUT |
err_o[0] |
Yes |
Yes |
*T191 |
Yes |
T191 |
OUTPUT |
err_o[1] |
No |
No |
|
No |
|
OUTPUT |
*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.u_ctrl.gen_ecc_loop_cdi[1].gen_ecc_loop_shares[0].gen_ecc_loop_words[2].u_dec
| Total | Covered | Percent |
Totals |
4 |
2 |
50.00 |
Total Bits |
292 |
280 |
95.89 |
Total Bits 0->1 |
146 |
140 |
95.89 |
Total Bits 1->0 |
146 |
140 |
95.89 |
| | | |
Ports |
4 |
2 |
50.00 |
Port Bits |
292 |
280 |
95.89 |
Port Bits 0->1 |
146 |
140 |
95.89 |
Port Bits 1->0 |
146 |
140 |
95.89 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[71:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
data_o[63:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
OUTPUT |
syndrome_o[3:0] |
No |
No |
|
No |
|
OUTPUT |
syndrome_o[4] |
Yes |
Yes |
*T189 |
Yes |
T189 |
OUTPUT |
syndrome_o[5] |
No |
No |
|
No |
|
OUTPUT |
syndrome_o[7:6] |
Yes |
Yes |
T189 |
Yes |
T189 |
OUTPUT |
err_o[0] |
Yes |
Yes |
*T189 |
Yes |
T189 |
OUTPUT |
err_o[1] |
No |
No |
|
No |
|
OUTPUT |
*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.u_ctrl.gen_ecc_loop_cdi[1].gen_ecc_loop_shares[0].gen_ecc_loop_words[3].u_dec
| Total | Covered | Percent |
Totals |
4 |
2 |
50.00 |
Total Bits |
292 |
280 |
95.89 |
Total Bits 0->1 |
146 |
140 |
95.89 |
Total Bits 1->0 |
146 |
140 |
95.89 |
| | | |
Ports |
4 |
2 |
50.00 |
Port Bits |
292 |
280 |
95.89 |
Port Bits 0->1 |
146 |
140 |
95.89 |
Port Bits 1->0 |
146 |
140 |
95.89 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[71:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
data_o[63:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
syndrome_o[3:0] |
No |
No |
|
No |
|
OUTPUT |
syndrome_o[6:4] |
Yes |
Yes |
T192 |
Yes |
T192 |
OUTPUT |
syndrome_o[7] |
No |
No |
|
No |
|
OUTPUT |
err_o[0] |
Yes |
Yes |
*T192 |
Yes |
T192 |
OUTPUT |
err_o[1] |
No |
No |
|
No |
|
OUTPUT |
*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.u_ctrl.gen_ecc_loop_cdi[1].gen_ecc_loop_shares[1].gen_ecc_loop_words[0].u_dec
| Total | Covered | Percent |
Totals |
4 |
2 |
50.00 |
Total Bits |
292 |
280 |
95.89 |
Total Bits 0->1 |
146 |
140 |
95.89 |
Total Bits 1->0 |
146 |
140 |
95.89 |
| | | |
Ports |
4 |
2 |
50.00 |
Port Bits |
292 |
280 |
95.89 |
Port Bits 0->1 |
146 |
140 |
95.89 |
Port Bits 1->0 |
146 |
140 |
95.89 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[71:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
data_o[63:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
syndrome_o[0] |
Yes |
Yes |
*T188 |
Yes |
T188 |
OUTPUT |
syndrome_o[1] |
No |
No |
|
No |
|
OUTPUT |
syndrome_o[3:2] |
Yes |
Yes |
T188 |
Yes |
T188 |
OUTPUT |
syndrome_o[7:4] |
No |
No |
|
No |
|
OUTPUT |
err_o[0] |
Yes |
Yes |
*T188 |
Yes |
T188 |
OUTPUT |
err_o[1] |
No |
No |
|
No |
|
OUTPUT |
*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.u_ctrl.gen_ecc_loop_cdi[1].gen_ecc_loop_shares[0].gen_ecc_loop_words[1].u_dec
| Total | Covered | Percent |
Totals |
4 |
2 |
50.00 |
Total Bits |
292 |
282 |
96.58 |
Total Bits 0->1 |
146 |
141 |
96.58 |
Total Bits 1->0 |
146 |
141 |
96.58 |
| | | |
Ports |
4 |
2 |
50.00 |
Port Bits |
292 |
282 |
96.58 |
Port Bits 0->1 |
146 |
141 |
96.58 |
Port Bits 1->0 |
146 |
141 |
96.58 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[71:0] |
Yes |
Yes |
T3,T4,T13 |
Yes |
T1,T3,T4 |
INPUT |
data_o[63:0] |
Yes |
Yes |
T3,T4,T13 |
Yes |
T1,T3,T4 |
OUTPUT |
syndrome_o[0] |
No |
No |
|
No |
|
OUTPUT |
syndrome_o[4:1] |
Yes |
Yes |
*T193,*T189 |
Yes |
T193,T189 |
OUTPUT |
syndrome_o[7:5] |
No |
No |
|
No |
|
OUTPUT |
err_o[0] |
Yes |
Yes |
*T189,*T193 |
Yes |
T189,T193 |
OUTPUT |
err_o[1] |
No |
No |
|
No |
|
OUTPUT |
*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.u_ctrl.gen_ecc_loop_cdi[0].gen_ecc_loop_shares[0].gen_ecc_loop_words[3].u_dec
| Total | Covered | Percent |
Totals |
4 |
2 |
50.00 |
Total Bits |
292 |
284 |
97.26 |
Total Bits 0->1 |
146 |
142 |
97.26 |
Total Bits 1->0 |
146 |
142 |
97.26 |
| | | |
Ports |
4 |
2 |
50.00 |
Port Bits |
292 |
284 |
97.26 |
Port Bits 0->1 |
146 |
142 |
97.26 |
Port Bits 1->0 |
146 |
142 |
97.26 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[71:0] |
Yes |
Yes |
T3,T4,T13 |
Yes |
T1,T3,T4 |
INPUT |
data_o[63:0] |
Yes |
Yes |
T3,T4,T13 |
Yes |
T1,T3,T4 |
OUTPUT |
syndrome_o[0] |
No |
No |
|
No |
|
OUTPUT |
syndrome_o[3:1] |
Yes |
Yes |
*T188,*T191 |
Yes |
T188,T191 |
OUTPUT |
syndrome_o[5:4] |
No |
No |
|
No |
|
OUTPUT |
syndrome_o[7:6] |
Yes |
Yes |
T188,T191 |
Yes |
T188,T191 |
OUTPUT |
err_o[0] |
Yes |
Yes |
*T188,*T191 |
Yes |
T188,T191 |
OUTPUT |
err_o[1] |
No |
No |
|
No |
|
OUTPUT |
*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.u_ctrl.gen_ecc_loop_cdi[0].gen_ecc_loop_shares[1].gen_ecc_loop_words[3].u_dec
| Total | Covered | Percent |
Totals |
4 |
2 |
50.00 |
Total Bits |
292 |
284 |
97.26 |
Total Bits 0->1 |
146 |
142 |
97.26 |
Total Bits 1->0 |
146 |
142 |
97.26 |
| | | |
Ports |
4 |
2 |
50.00 |
Port Bits |
292 |
284 |
97.26 |
Port Bits 0->1 |
146 |
142 |
97.26 |
Port Bits 1->0 |
146 |
142 |
97.26 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[71:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T1,T2,T3 |
INPUT |
data_o[63:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T1,T2,T3 |
OUTPUT |
syndrome_o[1:0] |
Yes |
Yes |
T193 |
Yes |
T193 |
OUTPUT |
syndrome_o[2] |
No |
No |
|
No |
|
OUTPUT |
syndrome_o[3] |
Yes |
Yes |
*T193 |
Yes |
T193 |
OUTPUT |
syndrome_o[5:4] |
No |
No |
|
No |
|
OUTPUT |
syndrome_o[7:6] |
Yes |
Yes |
T193 |
Yes |
T193 |
OUTPUT |
err_o[0] |
Yes |
Yes |
*T193 |
Yes |
T193 |
OUTPUT |
err_o[1] |
No |
No |
|
No |
|
OUTPUT |
*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.u_ctrl.gen_ecc_loop_cdi[1].gen_ecc_loop_shares[1].gen_ecc_loop_words[2].u_dec
| Total | Covered | Percent |
Totals |
4 |
2 |
50.00 |
Total Bits |
292 |
286 |
97.95 |
Total Bits 0->1 |
146 |
143 |
97.95 |
Total Bits 1->0 |
146 |
143 |
97.95 |
| | | |
Ports |
4 |
2 |
50.00 |
Port Bits |
292 |
286 |
97.95 |
Port Bits 0->1 |
146 |
143 |
97.95 |
Port Bits 1->0 |
146 |
143 |
97.95 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[71:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
data_o[63:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
syndrome_o[1:0] |
Yes |
Yes |
*T186,T192 |
Yes |
T186,T192 |
OUTPUT |
syndrome_o[2] |
No |
No |
|
No |
|
OUTPUT |
syndrome_o[3] |
Yes |
Yes |
*T192 |
Yes |
T192 |
OUTPUT |
syndrome_o[4] |
No |
No |
|
No |
|
OUTPUT |
syndrome_o[7:5] |
Yes |
Yes |
T186,T192 |
Yes |
T186,T192 |
OUTPUT |
err_o[0] |
Yes |
Yes |
*T186,*T192 |
Yes |
T186,T192 |
OUTPUT |
err_o[1] |
No |
No |
|
No |
|
OUTPUT |
*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.u_ctrl.gen_ecc_loop_cdi[1].gen_ecc_loop_shares[1].gen_ecc_loop_words[1].u_dec
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
292 |
290 |
99.32 |
Total Bits 0->1 |
146 |
145 |
99.32 |
Total Bits 1->0 |
146 |
145 |
99.32 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
292 |
290 |
99.32 |
Port Bits 0->1 |
146 |
145 |
99.32 |
Port Bits 1->0 |
146 |
145 |
99.32 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[71:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T1,T2,T3 |
INPUT |
data_o[63:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T1,T2,T3 |
OUTPUT |
syndrome_o[4:0] |
Yes |
Yes |
*T187,*T186 |
Yes |
T187,T186 |
OUTPUT |
syndrome_o[5] |
No |
No |
|
No |
|
OUTPUT |
syndrome_o[7:6] |
Yes |
Yes |
T186 |
Yes |
T186 |
OUTPUT |
err_o[1:0] |
Yes |
Yes |
T186,T187 |
Yes |
T186,T187 |
OUTPUT |
*Tests covering at least one bit in the range