Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 154 | 1 | 1 | 100.00 |
ALWAYS | 157 | 2 | 2 | 100.00 |
CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
154 |
1 |
1 |
157 |
1 |
1 |
158 |
1 |
1 |
|
|
|
MISSING_ELSE |
175 |
1 |
1 |
176 |
1 |
1 |
180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Total | Covered | Percent |
Conditions | 26 | 19 | 73.08 |
Logical | 26 | 19 | 73.08 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T10,T11 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T4,T5,T6 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T4,T5,T6 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T10,T11 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T5,T10,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T10,T11 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T10,T11 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T5,T6 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T10,T11 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T10,T11 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T5,T10,T11 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
9 |
90.00 |
TERNARY |
88 |
3 |
2 |
66.67 |
TERNARY |
180 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
157 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T5,T10,T11 |
0 |
1 |
Covered |
T4,T5,T6 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T5,T10,T11 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T4,T5,T6 |
0 |
1 |
Covered |
T4,T5,T6 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T10,T11 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
205440189 |
0 |
0 |
T5 |
23129 |
742 |
0 |
0 |
T6 |
1356 |
0 |
0 |
0 |
T10 |
369015 |
112668 |
0 |
0 |
T11 |
1648 |
26 |
0 |
0 |
T12 |
116415 |
93882 |
0 |
0 |
T13 |
83016 |
2229 |
0 |
0 |
T14 |
0 |
405154 |
0 |
0 |
T15 |
177358 |
557621 |
0 |
0 |
T16 |
2519 |
36 |
0 |
0 |
T35 |
695115 |
707686 |
0 |
0 |
T36 |
334477 |
110942 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1236 |
1164 |
0 |
0 |
T5 |
23129 |
23067 |
0 |
0 |
T6 |
1356 |
1303 |
0 |
0 |
T10 |
369015 |
369008 |
0 |
0 |
T11 |
1648 |
1493 |
0 |
0 |
T12 |
116415 |
116407 |
0 |
0 |
T15 |
177358 |
177357 |
0 |
0 |
T16 |
2519 |
2331 |
0 |
0 |
T35 |
695115 |
695108 |
0 |
0 |
T36 |
334477 |
334471 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1236 |
1164 |
0 |
0 |
T5 |
23129 |
23067 |
0 |
0 |
T6 |
1356 |
1303 |
0 |
0 |
T10 |
369015 |
369008 |
0 |
0 |
T11 |
1648 |
1493 |
0 |
0 |
T12 |
116415 |
116407 |
0 |
0 |
T15 |
177358 |
177357 |
0 |
0 |
T16 |
2519 |
2331 |
0 |
0 |
T35 |
695115 |
695108 |
0 |
0 |
T36 |
334477 |
334471 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1236 |
1164 |
0 |
0 |
T5 |
23129 |
23067 |
0 |
0 |
T6 |
1356 |
1303 |
0 |
0 |
T10 |
369015 |
369008 |
0 |
0 |
T11 |
1648 |
1493 |
0 |
0 |
T12 |
116415 |
116407 |
0 |
0 |
T15 |
177358 |
177357 |
0 |
0 |
T16 |
2519 |
2331 |
0 |
0 |
T35 |
695115 |
695108 |
0 |
0 |
T36 |
334477 |
334471 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
205440189 |
0 |
0 |
T5 |
23129 |
742 |
0 |
0 |
T6 |
1356 |
0 |
0 |
0 |
T10 |
369015 |
112668 |
0 |
0 |
T11 |
1648 |
26 |
0 |
0 |
T12 |
116415 |
93882 |
0 |
0 |
T13 |
83016 |
2229 |
0 |
0 |
T14 |
0 |
405154 |
0 |
0 |
T15 |
177358 |
557621 |
0 |
0 |
T16 |
2519 |
36 |
0 |
0 |
T35 |
695115 |
707686 |
0 |
0 |
T36 |
334477 |
110942 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 21 | 18 | 85.71 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 0 | 0 | |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 154 | 1 | 0 | 0.00 |
ALWAYS | 157 | 2 | 1 | 50.00 |
CONT_ASSIGN | 175 | 1 | 0 | 0.00 |
CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
|
unreachable |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
154 |
0 |
1 |
157 |
1 |
1 |
158 |
0 |
1 |
|
|
|
MISSING_ELSE |
175 |
0 |
1 |
176 |
1 |
1 |
180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 23 | 11 | 47.83 |
Logical | 23 | 11 | 47.83 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Not Covered | |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T4,T5,T6 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T4,T5,T6 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Unreachable | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T5,T6 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Not Covered | |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
6 |
60.00 |
TERNARY |
88 |
3 |
1 |
33.33 |
TERNARY |
180 |
2 |
1 |
50.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
157 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Not Covered |
|
0 |
1 |
Covered |
T4,T5,T6 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T4,T5,T6 |
0 |
1 |
Covered |
T4,T5,T6 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1236 |
1164 |
0 |
0 |
T5 |
23129 |
23067 |
0 |
0 |
T6 |
1356 |
1303 |
0 |
0 |
T10 |
369015 |
369008 |
0 |
0 |
T11 |
1648 |
1493 |
0 |
0 |
T12 |
116415 |
116407 |
0 |
0 |
T15 |
177358 |
177357 |
0 |
0 |
T16 |
2519 |
2331 |
0 |
0 |
T35 |
695115 |
695108 |
0 |
0 |
T36 |
334477 |
334471 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1236 |
1164 |
0 |
0 |
T5 |
23129 |
23067 |
0 |
0 |
T6 |
1356 |
1303 |
0 |
0 |
T10 |
369015 |
369008 |
0 |
0 |
T11 |
1648 |
1493 |
0 |
0 |
T12 |
116415 |
116407 |
0 |
0 |
T15 |
177358 |
177357 |
0 |
0 |
T16 |
2519 |
2331 |
0 |
0 |
T35 |
695115 |
695108 |
0 |
0 |
T36 |
334477 |
334471 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1236 |
1164 |
0 |
0 |
T5 |
23129 |
23067 |
0 |
0 |
T6 |
1356 |
1303 |
0 |
0 |
T10 |
369015 |
369008 |
0 |
0 |
T11 |
1648 |
1493 |
0 |
0 |
T12 |
116415 |
116407 |
0 |
0 |
T15 |
177358 |
177357 |
0 |
0 |
T16 |
2519 |
2331 |
0 |
0 |
T35 |
695115 |
695108 |
0 |
0 |
T36 |
334477 |
334471 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 20 | 19 | 95.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 0 | 0 | |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 154 | 1 | 0 | 0.00 |
ALWAYS | 157 | 1 | 1 | 100.00 |
CONT_ASSIGN | 172 | 1 | 1 | 100.00 |
CONT_ASSIGN | 173 | 1 | 1 | 100.00 |
CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
|
unreachable |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
154 |
0 |
1 |
157 |
1 |
1 |
158 |
|
unreachable |
|
|
|
MISSING_ELSE |
172 |
1 |
1 |
173 |
1 |
1 |
180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Total | Covered | Percent |
Conditions | 27 | 14 | 51.85 |
Logical | 27 | 14 | 51.85 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Not Covered | |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T4,T5,T6 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T4,T5,T6 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T5,T6 |
1 | 0 | 1 | Unreachable | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T5,T6 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Not Covered | |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 172
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Unreachable | |
LINE 172
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Unreachable | |
LINE 173
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Unreachable | |
1 | 1 | Covered | T4,T5,T6 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
7 |
70.00 |
TERNARY |
88 |
3 |
1 |
33.33 |
TERNARY |
172 |
1 |
1 |
100.00 |
TERNARY |
180 |
2 |
1 |
50.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
157 |
1 |
1 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Not Covered |
|
0 |
1 |
Covered |
T4,T5,T6 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 172 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T4,T5,T6 |
0 |
1 |
Covered |
T4,T5,T6 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1236 |
1164 |
0 |
0 |
T5 |
23129 |
23067 |
0 |
0 |
T6 |
1356 |
1303 |
0 |
0 |
T10 |
369015 |
369008 |
0 |
0 |
T11 |
1648 |
1493 |
0 |
0 |
T12 |
116415 |
116407 |
0 |
0 |
T15 |
177358 |
177357 |
0 |
0 |
T16 |
2519 |
2331 |
0 |
0 |
T35 |
695115 |
695108 |
0 |
0 |
T36 |
334477 |
334471 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1236 |
1164 |
0 |
0 |
T5 |
23129 |
23067 |
0 |
0 |
T6 |
1356 |
1303 |
0 |
0 |
T10 |
369015 |
369008 |
0 |
0 |
T11 |
1648 |
1493 |
0 |
0 |
T12 |
116415 |
116407 |
0 |
0 |
T15 |
177358 |
177357 |
0 |
0 |
T16 |
2519 |
2331 |
0 |
0 |
T35 |
695115 |
695108 |
0 |
0 |
T36 |
334477 |
334471 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1236 |
1164 |
0 |
0 |
T5 |
23129 |
23067 |
0 |
0 |
T6 |
1356 |
1303 |
0 |
0 |
T10 |
369015 |
369008 |
0 |
0 |
T11 |
1648 |
1493 |
0 |
0 |
T12 |
116415 |
116407 |
0 |
0 |
T15 |
177358 |
177357 |
0 |
0 |
T16 |
2519 |
2331 |
0 |
0 |
T35 |
695115 |
695108 |
0 |
0 |
T36 |
334477 |
334471 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
ALWAYS | 165 | 2 | 2 | 100.00 |
CONT_ASSIGN | 172 | 1 | 1 | 100.00 |
CONT_ASSIGN | 173 | 1 | 1 | 100.00 |
CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
162 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
|
|
|
MISSING_ELSE |
172 |
1 |
1 |
173 |
1 |
1 |
180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Total | Covered | Percent |
Conditions | 34 | 31 | 91.18 |
Logical | 34 | 31 | 91.18 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (4'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T13,T37,T38 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Covered | T10,T15,T35 |
1 | Covered | T4,T5,T6 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Covered | T10,T15,T35 |
1 | Covered | T4,T5,T6 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T5,T6 |
1 | 0 | 1 | Covered | T37,T39,T32 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T10,T11 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T10,T11 |
1 | 0 | 1 | Covered | T5,T10,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T10,T11 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T37,T38 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T5,T6 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T10,T11 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T13,T37,T38 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 172
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T10,T11 |
LINE 172
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T10,T15 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T5,T10,T11 |
LINE 173
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T10,T15 |
1 | 0 | Covered | T5,T10,T11 |
1 | 1 | Covered | T4,T5,T6 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T5,T10,T11 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
Branches |
|
12 |
12 |
100.00 |
TERNARY |
88 |
3 |
3 |
100.00 |
TERNARY |
172 |
2 |
2 |
100.00 |
TERNARY |
180 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
157 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T13,T37,T38 |
0 |
1 |
Covered |
T4,T5,T6 |
0 |
0 |
Covered |
T10,T15,T35 |
LineNo. Expression
-1-: 172 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T10,T11 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T5,T10,T11 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T4,T5,T6 |
0 |
1 |
Covered |
T4,T5,T6 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T10,T11 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
194165273 |
0 |
0 |
T5 |
23129 |
1178 |
0 |
0 |
T6 |
1356 |
0 |
0 |
0 |
T10 |
369015 |
226102 |
0 |
0 |
T11 |
1648 |
6 |
0 |
0 |
T12 |
116415 |
30064 |
0 |
0 |
T13 |
83016 |
6841 |
0 |
0 |
T14 |
0 |
70142 |
0 |
0 |
T15 |
177358 |
626115 |
0 |
0 |
T16 |
2519 |
8 |
0 |
0 |
T35 |
695115 |
130466 |
0 |
0 |
T36 |
334477 |
227019 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1236 |
1164 |
0 |
0 |
T5 |
23129 |
23067 |
0 |
0 |
T6 |
1356 |
1303 |
0 |
0 |
T10 |
369015 |
369008 |
0 |
0 |
T11 |
1648 |
1493 |
0 |
0 |
T12 |
116415 |
116407 |
0 |
0 |
T15 |
177358 |
177357 |
0 |
0 |
T16 |
2519 |
2331 |
0 |
0 |
T35 |
695115 |
695108 |
0 |
0 |
T36 |
334477 |
334471 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1236 |
1164 |
0 |
0 |
T5 |
23129 |
23067 |
0 |
0 |
T6 |
1356 |
1303 |
0 |
0 |
T10 |
369015 |
369008 |
0 |
0 |
T11 |
1648 |
1493 |
0 |
0 |
T12 |
116415 |
116407 |
0 |
0 |
T15 |
177358 |
177357 |
0 |
0 |
T16 |
2519 |
2331 |
0 |
0 |
T35 |
695115 |
695108 |
0 |
0 |
T36 |
334477 |
334471 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1236 |
1164 |
0 |
0 |
T5 |
23129 |
23067 |
0 |
0 |
T6 |
1356 |
1303 |
0 |
0 |
T10 |
369015 |
369008 |
0 |
0 |
T11 |
1648 |
1493 |
0 |
0 |
T12 |
116415 |
116407 |
0 |
0 |
T15 |
177358 |
177357 |
0 |
0 |
T16 |
2519 |
2331 |
0 |
0 |
T35 |
695115 |
695108 |
0 |
0 |
T36 |
334477 |
334471 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
194165273 |
0 |
0 |
T5 |
23129 |
1178 |
0 |
0 |
T6 |
1356 |
0 |
0 |
0 |
T10 |
369015 |
226102 |
0 |
0 |
T11 |
1648 |
6 |
0 |
0 |
T12 |
116415 |
30064 |
0 |
0 |
T13 |
83016 |
6841 |
0 |
0 |
T14 |
0 |
70142 |
0 |
0 |
T15 |
177358 |
626115 |
0 |
0 |
T16 |
2519 |
8 |
0 |
0 |
T35 |
695115 |
130466 |
0 |
0 |
T36 |
334477 |
227019 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 154 | 1 | 1 | 100.00 |
ALWAYS | 157 | 2 | 2 | 100.00 |
CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
154 |
1 |
1 |
157 |
1 |
1 |
158 |
1 |
1 |
|
|
|
MISSING_ELSE |
175 |
1 |
1 |
176 |
1 |
1 |
180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Total | Covered | Percent |
Conditions | 26 | 19 | 73.08 |
Logical | 26 | 19 | 73.08 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T10,T11 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T4,T5,T6 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T4,T5,T6 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T10,T11 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T5,T10,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T10,T11 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T10,T11 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T5,T6 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T10,T11 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T10,T11 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T5,T10,T11 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
9 |
90.00 |
TERNARY |
88 |
3 |
2 |
66.67 |
TERNARY |
180 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
157 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T5,T10,T11 |
0 |
1 |
Covered |
T4,T5,T6 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T5,T10,T11 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T4,T5,T6 |
0 |
1 |
Covered |
T4,T5,T6 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T10,T11 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
43569826 |
0 |
0 |
T5 |
23129 |
550 |
0 |
0 |
T6 |
1356 |
0 |
0 |
0 |
T10 |
369015 |
7872 |
0 |
0 |
T11 |
1648 |
68 |
0 |
0 |
T12 |
116415 |
23035 |
0 |
0 |
T13 |
83016 |
6848 |
0 |
0 |
T14 |
0 |
93753 |
0 |
0 |
T15 |
177358 |
54470 |
0 |
0 |
T16 |
2519 |
84 |
0 |
0 |
T35 |
695115 |
33929 |
0 |
0 |
T36 |
334477 |
7872 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1236 |
1164 |
0 |
0 |
T5 |
23129 |
23067 |
0 |
0 |
T6 |
1356 |
1303 |
0 |
0 |
T10 |
369015 |
369008 |
0 |
0 |
T11 |
1648 |
1493 |
0 |
0 |
T12 |
116415 |
116407 |
0 |
0 |
T15 |
177358 |
177357 |
0 |
0 |
T16 |
2519 |
2331 |
0 |
0 |
T35 |
695115 |
695108 |
0 |
0 |
T36 |
334477 |
334471 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1236 |
1164 |
0 |
0 |
T5 |
23129 |
23067 |
0 |
0 |
T6 |
1356 |
1303 |
0 |
0 |
T10 |
369015 |
369008 |
0 |
0 |
T11 |
1648 |
1493 |
0 |
0 |
T12 |
116415 |
116407 |
0 |
0 |
T15 |
177358 |
177357 |
0 |
0 |
T16 |
2519 |
2331 |
0 |
0 |
T35 |
695115 |
695108 |
0 |
0 |
T36 |
334477 |
334471 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1236 |
1164 |
0 |
0 |
T5 |
23129 |
23067 |
0 |
0 |
T6 |
1356 |
1303 |
0 |
0 |
T10 |
369015 |
369008 |
0 |
0 |
T11 |
1648 |
1493 |
0 |
0 |
T12 |
116415 |
116407 |
0 |
0 |
T15 |
177358 |
177357 |
0 |
0 |
T16 |
2519 |
2331 |
0 |
0 |
T35 |
695115 |
695108 |
0 |
0 |
T36 |
334477 |
334471 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
43569826 |
0 |
0 |
T5 |
23129 |
550 |
0 |
0 |
T6 |
1356 |
0 |
0 |
0 |
T10 |
369015 |
7872 |
0 |
0 |
T11 |
1648 |
68 |
0 |
0 |
T12 |
116415 |
23035 |
0 |
0 |
T13 |
83016 |
6848 |
0 |
0 |
T14 |
0 |
93753 |
0 |
0 |
T15 |
177358 |
54470 |
0 |
0 |
T16 |
2519 |
84 |
0 |
0 |
T35 |
695115 |
33929 |
0 |
0 |
T36 |
334477 |
7872 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 154 | 1 | 1 | 100.00 |
ALWAYS | 157 | 2 | 2 | 100.00 |
CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
154 |
1 |
1 |
157 |
1 |
1 |
158 |
1 |
1 |
|
|
|
MISSING_ELSE |
175 |
1 |
1 |
176 |
1 |
1 |
180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 26 | 18 | 69.23 |
Logical | 26 | 18 | 69.23 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T10,T11 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T4,T5,T6 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T4,T5,T6 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T10,T11 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T10,T11 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T10,T11 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T5,T6 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T10,T11 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T10,T11 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T5,T10,T11 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
9 |
90.00 |
TERNARY |
88 |
3 |
2 |
66.67 |
TERNARY |
180 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
157 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T5,T10,T11 |
0 |
1 |
Covered |
T4,T5,T6 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T5,T10,T11 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T4,T5,T6 |
0 |
1 |
Covered |
T4,T5,T6 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T10,T11 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
22862932 |
0 |
0 |
T5 |
23129 |
192 |
0 |
0 |
T6 |
1356 |
0 |
0 |
0 |
T10 |
369015 |
7872 |
0 |
0 |
T11 |
1648 |
68 |
0 |
0 |
T12 |
116415 |
7330 |
0 |
0 |
T13 |
83016 |
6848 |
0 |
0 |
T14 |
0 |
20694 |
0 |
0 |
T15 |
177358 |
54470 |
0 |
0 |
T16 |
2519 |
84 |
0 |
0 |
T35 |
695115 |
7440 |
0 |
0 |
T36 |
334477 |
7872 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1236 |
1164 |
0 |
0 |
T5 |
23129 |
23067 |
0 |
0 |
T6 |
1356 |
1303 |
0 |
0 |
T10 |
369015 |
369008 |
0 |
0 |
T11 |
1648 |
1493 |
0 |
0 |
T12 |
116415 |
116407 |
0 |
0 |
T15 |
177358 |
177357 |
0 |
0 |
T16 |
2519 |
2331 |
0 |
0 |
T35 |
695115 |
695108 |
0 |
0 |
T36 |
334477 |
334471 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1236 |
1164 |
0 |
0 |
T5 |
23129 |
23067 |
0 |
0 |
T6 |
1356 |
1303 |
0 |
0 |
T10 |
369015 |
369008 |
0 |
0 |
T11 |
1648 |
1493 |
0 |
0 |
T12 |
116415 |
116407 |
0 |
0 |
T15 |
177358 |
177357 |
0 |
0 |
T16 |
2519 |
2331 |
0 |
0 |
T35 |
695115 |
695108 |
0 |
0 |
T36 |
334477 |
334471 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1236 |
1164 |
0 |
0 |
T5 |
23129 |
23067 |
0 |
0 |
T6 |
1356 |
1303 |
0 |
0 |
T10 |
369015 |
369008 |
0 |
0 |
T11 |
1648 |
1493 |
0 |
0 |
T12 |
116415 |
116407 |
0 |
0 |
T15 |
177358 |
177357 |
0 |
0 |
T16 |
2519 |
2331 |
0 |
0 |
T35 |
695115 |
695108 |
0 |
0 |
T36 |
334477 |
334471 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
22862932 |
0 |
0 |
T5 |
23129 |
192 |
0 |
0 |
T6 |
1356 |
0 |
0 |
0 |
T10 |
369015 |
7872 |
0 |
0 |
T11 |
1648 |
68 |
0 |
0 |
T12 |
116415 |
7330 |
0 |
0 |
T13 |
83016 |
6848 |
0 |
0 |
T14 |
0 |
20694 |
0 |
0 |
T15 |
177358 |
54470 |
0 |
0 |
T16 |
2519 |
84 |
0 |
0 |
T35 |
695115 |
7440 |
0 |
0 |
T36 |
334477 |
7872 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 154 | 1 | 1 | 100.00 |
ALWAYS | 157 | 2 | 2 | 100.00 |
CONT_ASSIGN | 172 | 1 | 1 | 100.00 |
CONT_ASSIGN | 173 | 1 | 1 | 100.00 |
CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
154 |
1 |
1 |
157 |
1 |
1 |
158 |
1 |
1 |
|
|
|
MISSING_ELSE |
172 |
1 |
1 |
173 |
1 |
1 |
180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Total | Covered | Percent |
Conditions | 34 | 26 | 76.47 |
Logical | 34 | 26 | 76.47 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T35,T12 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T4,T5,T6 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T4,T5,T6 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T10,T11 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T5,T10,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T10,T11 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T35,T12 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T5,T6 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T10,T11 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T35,T12 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 172
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T10,T11 |
LINE 172
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T5,T10,T11 |
LINE 173
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T35,T12 |
1 | 0 | Covered | T5,T10,T11 |
1 | 1 | Covered | T4,T5,T6 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T5,T10,T11 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
12 |
11 |
91.67 |
TERNARY |
88 |
3 |
2 |
66.67 |
TERNARY |
172 |
2 |
2 |
100.00 |
TERNARY |
180 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
157 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T5,T35,T12 |
0 |
1 |
Covered |
T4,T5,T6 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 172 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T10,T11 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T5,T10,T11 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T4,T5,T6 |
0 |
1 |
Covered |
T4,T5,T6 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T10,T11 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
40055340 |
0 |
0 |
T5 |
23129 |
550 |
0 |
0 |
T6 |
1356 |
0 |
0 |
0 |
T10 |
369015 |
7872 |
0 |
0 |
T11 |
1648 |
68 |
0 |
0 |
T12 |
116415 |
23035 |
0 |
0 |
T13 |
83016 |
6848 |
0 |
0 |
T14 |
0 |
93753 |
0 |
0 |
T15 |
177358 |
54470 |
0 |
0 |
T16 |
2519 |
84 |
0 |
0 |
T35 |
695115 |
33929 |
0 |
0 |
T36 |
334477 |
7872 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1236 |
1164 |
0 |
0 |
T5 |
23129 |
23067 |
0 |
0 |
T6 |
1356 |
1303 |
0 |
0 |
T10 |
369015 |
369008 |
0 |
0 |
T11 |
1648 |
1493 |
0 |
0 |
T12 |
116415 |
116407 |
0 |
0 |
T15 |
177358 |
177357 |
0 |
0 |
T16 |
2519 |
2331 |
0 |
0 |
T35 |
695115 |
695108 |
0 |
0 |
T36 |
334477 |
334471 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1236 |
1164 |
0 |
0 |
T5 |
23129 |
23067 |
0 |
0 |
T6 |
1356 |
1303 |
0 |
0 |
T10 |
369015 |
369008 |
0 |
0 |
T11 |
1648 |
1493 |
0 |
0 |
T12 |
116415 |
116407 |
0 |
0 |
T15 |
177358 |
177357 |
0 |
0 |
T16 |
2519 |
2331 |
0 |
0 |
T35 |
695115 |
695108 |
0 |
0 |
T36 |
334477 |
334471 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1236 |
1164 |
0 |
0 |
T5 |
23129 |
23067 |
0 |
0 |
T6 |
1356 |
1303 |
0 |
0 |
T10 |
369015 |
369008 |
0 |
0 |
T11 |
1648 |
1493 |
0 |
0 |
T12 |
116415 |
116407 |
0 |
0 |
T15 |
177358 |
177357 |
0 |
0 |
T16 |
2519 |
2331 |
0 |
0 |
T35 |
695115 |
695108 |
0 |
0 |
T36 |
334477 |
334471 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
40055340 |
0 |
0 |
T5 |
23129 |
550 |
0 |
0 |
T6 |
1356 |
0 |
0 |
0 |
T10 |
369015 |
7872 |
0 |
0 |
T11 |
1648 |
68 |
0 |
0 |
T12 |
116415 |
23035 |
0 |
0 |
T13 |
83016 |
6848 |
0 |
0 |
T14 |
0 |
93753 |
0 |
0 |
T15 |
177358 |
54470 |
0 |
0 |
T16 |
2519 |
84 |
0 |
0 |
T35 |
695115 |
33929 |
0 |
0 |
T36 |
334477 |
7872 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
491844378 |
0 |
0 |
T1 |
1306 |
232 |
0 |
0 |
T2 |
3283 |
382 |
0 |
0 |
T3 |
1639 |
649 |
0 |
0 |
T65 |
1082 |
38 |
0 |
0 |
T66 |
2470 |
22 |
0 |
0 |
T67 |
1314 |
1 |
0 |
0 |
T68 |
2650 |
170 |
0 |
0 |
T69 |
10201 |
1613 |
0 |
0 |
T70 |
3667 |
2427 |
0 |
0 |
T71 |
1989 |
1307 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1306 |
1210 |
0 |
0 |
T2 |
3283 |
3214 |
0 |
0 |
T3 |
1639 |
1579 |
0 |
0 |
T65 |
1082 |
1011 |
0 |
0 |
T66 |
2470 |
2415 |
0 |
0 |
T67 |
1314 |
1232 |
0 |
0 |
T68 |
2650 |
2422 |
0 |
0 |
T69 |
10201 |
10120 |
0 |
0 |
T70 |
3667 |
3613 |
0 |
0 |
T71 |
1989 |
1937 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1306 |
1210 |
0 |
0 |
T2 |
3283 |
3214 |
0 |
0 |
T3 |
1639 |
1579 |
0 |
0 |
T65 |
1082 |
1011 |
0 |
0 |
T66 |
2470 |
2415 |
0 |
0 |
T67 |
1314 |
1232 |
0 |
0 |
T68 |
2650 |
2422 |
0 |
0 |
T69 |
10201 |
10120 |
0 |
0 |
T70 |
3667 |
3613 |
0 |
0 |
T71 |
1989 |
1937 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1306 |
1210 |
0 |
0 |
T2 |
3283 |
3214 |
0 |
0 |
T3 |
1639 |
1579 |
0 |
0 |
T65 |
1082 |
1011 |
0 |
0 |
T66 |
2470 |
2415 |
0 |
0 |
T67 |
1314 |
1232 |
0 |
0 |
T68 |
2650 |
2422 |
0 |
0 |
T69 |
10201 |
10120 |
0 |
0 |
T70 |
3667 |
3613 |
0 |
0 |
T71 |
1989 |
1937 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1264 |
1264 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T65 |
1 |
1 |
0 |
0 |
T66 |
1 |
1 |
0 |
0 |
T67 |
1 |
1 |
0 |
0 |
T68 |
1 |
1 |
0 |
0 |
T69 |
1 |
1 |
0 |
0 |
T70 |
1 |
1 |
0 |
0 |
T71 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
840100184 |
0 |
0 |
T1 |
1306 |
118 |
0 |
0 |
T2 |
3283 |
356 |
0 |
0 |
T3 |
1639 |
325 |
0 |
0 |
T65 |
1082 |
38 |
0 |
0 |
T66 |
2470 |
22 |
0 |
0 |
T67 |
1314 |
1 |
0 |
0 |
T68 |
2650 |
158 |
0 |
0 |
T69 |
10201 |
1491 |
0 |
0 |
T70 |
3667 |
1274 |
0 |
0 |
T71 |
1989 |
684 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1306 |
1210 |
0 |
0 |
T2 |
3283 |
3214 |
0 |
0 |
T3 |
1639 |
1579 |
0 |
0 |
T65 |
1082 |
1011 |
0 |
0 |
T66 |
2470 |
2415 |
0 |
0 |
T67 |
1314 |
1232 |
0 |
0 |
T68 |
2650 |
2422 |
0 |
0 |
T69 |
10201 |
10120 |
0 |
0 |
T70 |
3667 |
3613 |
0 |
0 |
T71 |
1989 |
1937 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1306 |
1210 |
0 |
0 |
T2 |
3283 |
3214 |
0 |
0 |
T3 |
1639 |
1579 |
0 |
0 |
T65 |
1082 |
1011 |
0 |
0 |
T66 |
2470 |
2415 |
0 |
0 |
T67 |
1314 |
1232 |
0 |
0 |
T68 |
2650 |
2422 |
0 |
0 |
T69 |
10201 |
10120 |
0 |
0 |
T70 |
3667 |
3613 |
0 |
0 |
T71 |
1989 |
1937 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1306 |
1210 |
0 |
0 |
T2 |
3283 |
3214 |
0 |
0 |
T3 |
1639 |
1579 |
0 |
0 |
T65 |
1082 |
1011 |
0 |
0 |
T66 |
2470 |
2415 |
0 |
0 |
T67 |
1314 |
1232 |
0 |
0 |
T68 |
2650 |
2422 |
0 |
0 |
T69 |
10201 |
10120 |
0 |
0 |
T70 |
3667 |
3613 |
0 |
0 |
T71 |
1989 |
1937 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1264 |
1264 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T65 |
1 |
1 |
0 |
0 |
T66 |
1 |
1 |
0 |
0 |
T67 |
1 |
1 |
0 |
0 |
T68 |
1 |
1 |
0 |
0 |
T69 |
1 |
1 |
0 |
0 |
T70 |
1 |
1 |
0 |
0 |
T71 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
25990027 |
0 |
0 |
T3 |
1639 |
9 |
0 |
0 |
T5 |
0 |
192 |
0 |
0 |
T65 |
1082 |
0 |
0 |
0 |
T66 |
2470 |
0 |
0 |
0 |
T67 |
1314 |
0 |
0 |
0 |
T68 |
2650 |
0 |
0 |
0 |
T69 |
10201 |
194 |
0 |
0 |
T70 |
3667 |
0 |
0 |
0 |
T71 |
1989 |
0 |
0 |
0 |
T72 |
4818 |
115 |
0 |
0 |
T73 |
2784 |
0 |
0 |
0 |
T74 |
0 |
328 |
0 |
0 |
T75 |
0 |
155 |
0 |
0 |
T76 |
0 |
192 |
0 |
0 |
T77 |
0 |
163 |
0 |
0 |
T78 |
0 |
437 |
0 |
0 |
T79 |
0 |
208 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1306 |
1210 |
0 |
0 |
T2 |
3283 |
3214 |
0 |
0 |
T3 |
1639 |
1579 |
0 |
0 |
T65 |
1082 |
1011 |
0 |
0 |
T66 |
2470 |
2415 |
0 |
0 |
T67 |
1314 |
1232 |
0 |
0 |
T68 |
2650 |
2422 |
0 |
0 |
T69 |
10201 |
10120 |
0 |
0 |
T70 |
3667 |
3613 |
0 |
0 |
T71 |
1989 |
1937 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1306 |
1210 |
0 |
0 |
T2 |
3283 |
3214 |
0 |
0 |
T3 |
1639 |
1579 |
0 |
0 |
T65 |
1082 |
1011 |
0 |
0 |
T66 |
2470 |
2415 |
0 |
0 |
T67 |
1314 |
1232 |
0 |
0 |
T68 |
2650 |
2422 |
0 |
0 |
T69 |
10201 |
10120 |
0 |
0 |
T70 |
3667 |
3613 |
0 |
0 |
T71 |
1989 |
1937 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1306 |
1210 |
0 |
0 |
T2 |
3283 |
3214 |
0 |
0 |
T3 |
1639 |
1579 |
0 |
0 |
T65 |
1082 |
1011 |
0 |
0 |
T66 |
2470 |
2415 |
0 |
0 |
T67 |
1314 |
1232 |
0 |
0 |
T68 |
2650 |
2422 |
0 |
0 |
T69 |
10201 |
10120 |
0 |
0 |
T70 |
3667 |
3613 |
0 |
0 |
T71 |
1989 |
1937 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1264 |
1264 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T65 |
1 |
1 |
0 |
0 |
T66 |
1 |
1 |
0 |
0 |
T67 |
1 |
1 |
0 |
0 |
T68 |
1 |
1 |
0 |
0 |
T69 |
1 |
1 |
0 |
0 |
T70 |
1 |
1 |
0 |
0 |
T71 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
43577357 |
0 |
0 |
T3 |
1639 |
7 |
0 |
0 |
T5 |
0 |
550 |
0 |
0 |
T65 |
1082 |
0 |
0 |
0 |
T66 |
2470 |
0 |
0 |
0 |
T67 |
1314 |
0 |
0 |
0 |
T68 |
2650 |
0 |
0 |
0 |
T69 |
10201 |
191 |
0 |
0 |
T70 |
3667 |
0 |
0 |
0 |
T71 |
1989 |
0 |
0 |
0 |
T72 |
4818 |
114 |
0 |
0 |
T73 |
2784 |
0 |
0 |
0 |
T74 |
0 |
321 |
0 |
0 |
T75 |
0 |
127 |
0 |
0 |
T76 |
0 |
181 |
0 |
0 |
T77 |
0 |
702 |
0 |
0 |
T78 |
0 |
1090 |
0 |
0 |
T79 |
0 |
868 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1306 |
1210 |
0 |
0 |
T2 |
3283 |
3214 |
0 |
0 |
T3 |
1639 |
1579 |
0 |
0 |
T65 |
1082 |
1011 |
0 |
0 |
T66 |
2470 |
2415 |
0 |
0 |
T67 |
1314 |
1232 |
0 |
0 |
T68 |
2650 |
2422 |
0 |
0 |
T69 |
10201 |
10120 |
0 |
0 |
T70 |
3667 |
3613 |
0 |
0 |
T71 |
1989 |
1937 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1306 |
1210 |
0 |
0 |
T2 |
3283 |
3214 |
0 |
0 |
T3 |
1639 |
1579 |
0 |
0 |
T65 |
1082 |
1011 |
0 |
0 |
T66 |
2470 |
2415 |
0 |
0 |
T67 |
1314 |
1232 |
0 |
0 |
T68 |
2650 |
2422 |
0 |
0 |
T69 |
10201 |
10120 |
0 |
0 |
T70 |
3667 |
3613 |
0 |
0 |
T71 |
1989 |
1937 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1306 |
1210 |
0 |
0 |
T2 |
3283 |
3214 |
0 |
0 |
T3 |
1639 |
1579 |
0 |
0 |
T65 |
1082 |
1011 |
0 |
0 |
T66 |
2470 |
2415 |
0 |
0 |
T67 |
1314 |
1232 |
0 |
0 |
T68 |
2650 |
2422 |
0 |
0 |
T69 |
10201 |
10120 |
0 |
0 |
T70 |
3667 |
3613 |
0 |
0 |
T71 |
1989 |
1937 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1264 |
1264 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T65 |
1 |
1 |
0 |
0 |
T66 |
1 |
1 |
0 |
0 |
T67 |
1 |
1 |
0 |
0 |
T68 |
1 |
1 |
0 |
0 |
T69 |
1 |
1 |
0 |
0 |
T70 |
1 |
1 |
0 |
0 |
T71 |
1 |
1 |
0 |
0 |