Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.56 98.77 96.05 100.00 100.00 96.55 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 2147483647 350542 0 0
RunThenComplete_M 2147483647 3115149 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 350542 0 0
T4 149799 137 0 0
T5 205696 390 0 0
T6 608761 374 0 0
T10 419387 96 0 0
T11 153221 133 0 0
T12 1644 0 0 0
T34 627816 374 0 0
T35 193791 374 0 0
T36 2488 0 0 0
T37 228135 48 0 0
T38 0 2265 0 0
T47 0 246 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 3115149 0 0
T4 149799 783 0 0
T5 205696 5542 0 0
T6 608761 5526 0 0
T10 419387 480 0 0
T11 153221 727 0 0
T12 1644 1 0 0
T34 627816 5526 0 0
T35 193791 5526 0 0
T36 2488 0 0 0
T37 228135 1906 0 0
T47 0 5427 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%