dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 2147483647 112029258 0 0
DepthKnown_A 2147483647 2147483647 0 0
RvalidKnown_A 2147483647 2147483647 0 0
WreadyKnown_A 2147483647 2147483647 0 0
gen_passthru_fifo.paramCheckPass 1245 1245 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 112029258 0 0
T1 130913 411074 0 0
T2 7101 0 0 0
T3 489928 161143 0 0
T4 626922 7671 0 0
T9 192598 2638 0 0
T10 123592 5964 0 0
T30 607308 569913 0 0
T31 150811 452752 0 0
T32 226133 455044 0 0
T33 0 191924 0 0
T34 0 568945 0 0
T35 22425 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 2147483647 0 0
T1 130913 130906 0 0
T2 7101 7009 0 0
T3 489928 489920 0 0
T4 626922 626451 0 0
T9 192598 192527 0 0
T10 123592 123522 0 0
T30 607308 607302 0 0
T31 150811 150810 0 0
T32 226133 226132 0 0
T35 22425 22374 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 2147483647 0 0
T1 130913 130906 0 0
T2 7101 7009 0 0
T3 489928 489920 0 0
T4 626922 626451 0 0
T9 192598 192527 0 0
T10 123592 123522 0 0
T30 607308 607302 0 0
T31 150811 150810 0 0
T32 226133 226132 0 0
T35 22425 22374 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 2147483647 0 0
T1 130913 130906 0 0
T2 7101 7009 0 0
T3 489928 489920 0 0
T4 626922 626451 0 0
T9 192598 192527 0 0
T10 123592 123522 0 0
T30 607308 607302 0 0
T31 150811 150810 0 0
T32 226133 226132 0 0
T35 22425 22374 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1245 1245 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T32 1 1 0 0
T35 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 2147483647 203900500 0 0
DepthKnown_A 2147483647 2147483647 0 0
RvalidKnown_A 2147483647 2147483647 0 0
WreadyKnown_A 2147483647 2147483647 0 0
gen_passthru_fifo.paramCheckPass 1245 1245 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 203900500 0 0
T1 130913 161584 0 0
T2 7101 0 0 0
T3 489928 161143 0 0
T4 626922 7671 0 0
T9 192598 2638 0 0
T10 123592 5964 0 0
T30 607308 569913 0 0
T31 150811 452752 0 0
T32 226133 204794 0 0
T33 0 130594 0 0
T34 0 568945 0 0
T35 22425 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 2147483647 0 0
T1 130913 130906 0 0
T2 7101 7009 0 0
T3 489928 489920 0 0
T4 626922 626451 0 0
T9 192598 192527 0 0
T10 123592 123522 0 0
T30 607308 607302 0 0
T31 150811 150810 0 0
T32 226133 226132 0 0
T35 22425 22374 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 2147483647 0 0
T1 130913 130906 0 0
T2 7101 7009 0 0
T3 489928 489920 0 0
T4 626922 626451 0 0
T9 192598 192527 0 0
T10 123592 123522 0 0
T30 607308 607302 0 0
T31 150811 150810 0 0
T32 226133 226132 0 0
T35 22425 22374 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 2147483647 0 0
T1 130913 130906 0 0
T2 7101 7009 0 0
T3 489928 489920 0 0
T4 626922 626451 0 0
T9 192598 192527 0 0
T10 123592 123522 0 0
T30 607308 607302 0 0
T31 150811 150810 0 0
T32 226133 226132 0 0
T35 22425 22374 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1245 1245 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T32 1 1 0 0
T35 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 2147483647 319161296 0 0
DepthKnown_A 2147483647 2147483647 0 0
RvalidKnown_A 2147483647 2147483647 0 0
WreadyKnown_A 2147483647 2147483647 0 0
gen_passthru_fifo.paramCheckPass 1245 1245 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 319161296 0 0
T1 130913 773611 0 0
T2 7101 63 0 0
T3 489928 488583 0 0
T4 626922 35174 0 0
T9 192598 10503 0 0
T10 123592 27649 0 0
T30 607308 174873 0 0
T31 150811 141634 0 0
T32 226133 142049 0 0
T35 22425 254 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 2147483647 0 0
T1 130913 130906 0 0
T2 7101 7009 0 0
T3 489928 489920 0 0
T4 626922 626451 0 0
T9 192598 192527 0 0
T10 123592 123522 0 0
T30 607308 607302 0 0
T31 150811 150810 0 0
T32 226133 226132 0 0
T35 22425 22374 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 2147483647 0 0
T1 130913 130906 0 0
T2 7101 7009 0 0
T3 489928 489920 0 0
T4 626922 626451 0 0
T9 192598 192527 0 0
T10 123592 123522 0 0
T30 607308 607302 0 0
T31 150811 150810 0 0
T32 226133 226132 0 0
T35 22425 22374 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 2147483647 0 0
T1 130913 130906 0 0
T2 7101 7009 0 0
T3 489928 489920 0 0
T4 626922 626451 0 0
T9 192598 192527 0 0
T10 123592 123522 0 0
T30 607308 607302 0 0
T31 150811 150810 0 0
T32 226133 226132 0 0
T35 22425 22374 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1245 1245 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T32 1 1 0 0
T35 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 2147483647 586674054 0 0
DepthKnown_A 2147483647 2147483647 0 0
RvalidKnown_A 2147483647 2147483647 0 0
WreadyKnown_A 2147483647 2147483647 0 0
gen_passthru_fifo.paramCheckPass 1245 1245 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 586674054 0 0
T1 130913 352189 0 0
T2 7101 281 0 0
T3 489928 488583 0 0
T4 626922 35174 0 0
T9 192598 10503 0 0
T10 123592 27649 0 0
T30 607308 174873 0 0
T31 150811 141634 0 0
T32 226133 639724 0 0
T35 22425 254 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 2147483647 0 0
T1 130913 130906 0 0
T2 7101 7009 0 0
T3 489928 489920 0 0
T4 626922 626451 0 0
T9 192598 192527 0 0
T10 123592 123522 0 0
T30 607308 607302 0 0
T31 150811 150810 0 0
T32 226133 226132 0 0
T35 22425 22374 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 2147483647 0 0
T1 130913 130906 0 0
T2 7101 7009 0 0
T3 489928 489920 0 0
T4 626922 626451 0 0
T9 192598 192527 0 0
T10 123592 123522 0 0
T30 607308 607302 0 0
T31 150811 150810 0 0
T32 226133 226132 0 0
T35 22425 22374 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 2147483647 0 0
T1 130913 130906 0 0
T2 7101 7009 0 0
T3 489928 489920 0 0
T4 626922 626451 0 0
T9 192598 192527 0 0
T10 123592 123522 0 0
T30 607308 607302 0 0
T31 150811 150810 0 0
T32 226133 226132 0 0
T35 22425 22374 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1245 1245 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T32 1 1 0 0
T35 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%