Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_sha3.u_keccak.u_keccak_p.g_2share_chi.g_chi_w[0].u_dom

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
99.37 100.00 98.75 98.73 100.00 u_keccak_p


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_inner_domain_regs.u_prim_flop_tab01 100.00 100.00 100.00
u_prim_flop_t01 100.00 100.00 100.00
u_prim_xor_q01 100.00 100.00
u_prim_xor_t01 100.00 100.00



Module Instance : tb.dut.u_sha3.u_keccak.u_keccak_p.g_2share_chi.g_chi_w[1].u_dom

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
99.37 100.00 98.75 98.73 100.00 u_keccak_p


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_inner_domain_regs.u_prim_flop_tab01 100.00 100.00 100.00
u_prim_flop_t01 100.00 100.00 100.00
u_prim_xor_q01 100.00 100.00
u_prim_xor_t01 100.00 100.00



Module Instance : tb.dut.u_sha3.u_keccak.u_keccak_p.g_2share_chi.g_chi_w[2].u_dom

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
99.37 100.00 98.75 98.73 100.00 u_keccak_p


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_inner_domain_regs.u_prim_flop_tab01 100.00 100.00 100.00
u_prim_flop_t01 100.00 100.00 100.00
u_prim_xor_q01 100.00 100.00
u_prim_xor_t01 100.00 100.00



Module Instance : tb.dut.u_sha3.u_keccak.u_keccak_p.g_2share_chi.g_chi_w[3].u_dom

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
99.37 100.00 98.75 98.73 100.00 u_keccak_p


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_inner_domain_regs.u_prim_flop_tab01 100.00 100.00 100.00
u_prim_flop_t01 100.00 100.00 100.00
u_prim_xor_q01 100.00 100.00
u_prim_xor_t01 100.00 100.00



Module Instance : tb.dut.u_sha3.u_keccak.u_keccak_p.g_2share_chi.g_chi_w[4].u_dom

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
99.37 100.00 98.75 98.73 100.00 u_keccak_p


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_inner_domain_regs.u_prim_flop_tab01 100.00 100.00 100.00
u_prim_flop_t01 100.00 100.00 100.00
u_prim_xor_q01 100.00 100.00
u_prim_xor_t01 100.00 100.00

Line Coverage for Module : prim_dom_and_2share
Line No.TotalCoveredPercent
TOTAL77100.00
CONT_ASSIGN5611100.00
CONT_ASSIGN5711100.00
CONT_ASSIGN6011100.00
CONT_ASSIGN6111100.00
CONT_ASSIGN11011100.00
CONT_ASSIGN11111100.00
CONT_ASSIGN14211100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_prim_dom_and_2share_0.1/rtl/prim_dom_and_2share.sv' or '../src/lowrisc_prim_prim_dom_and_2share_0.1/rtl/prim_dom_and_2share.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
60 1 1
61 1 1
110 1 1
111 1 1
142 1 1


Assert Coverage for Module : prim_dom_and_2share
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
UnmaskedAndMatched_A 2147483647 754122030 0 0


UnmaskedAndMatched_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 754122030 0 0
T1 111390 7440 0 0
T2 1901860 77760 0 0
T3 1061380 1708560 0 0
T7 102375 7440 0 0
T8 2732385 98880 0 0
T9 117580 5040 0 0
T22 1886975 82800 0 0
T23 1008650 1326240 0 0
T24 527780 1302480 0 0
T25 1786020 206160 0 0

Line Coverage for Instance : tb.dut.u_sha3.u_keccak.u_keccak_p.g_2share_chi.g_chi_w[0].u_dom
Line No.TotalCoveredPercent
TOTAL77100.00
CONT_ASSIGN5611100.00
CONT_ASSIGN5711100.00
CONT_ASSIGN6011100.00
CONT_ASSIGN6111100.00
CONT_ASSIGN11011100.00
CONT_ASSIGN11111100.00
CONT_ASSIGN14211100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_prim_dom_and_2share_0.1/rtl/prim_dom_and_2share.sv' or '../src/lowrisc_prim_prim_dom_and_2share_0.1/rtl/prim_dom_and_2share.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
60 1 1
61 1 1
110 1 1
111 1 1
142 1 1


Assert Coverage for Instance : tb.dut.u_sha3.u_keccak.u_keccak_p.g_2share_chi.g_chi_w[0].u_dom
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
UnmaskedAndMatched_A 2147483647 150824406 0 0


UnmaskedAndMatched_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 150824406 0 0
T1 22278 1488 0 0
T2 380372 15552 0 0
T3 212276 341712 0 0
T7 20475 1488 0 0
T8 546477 19776 0 0
T9 23516 1008 0 0
T22 377395 16560 0 0
T23 201730 265248 0 0
T24 105556 260496 0 0
T25 357204 41232 0 0

Line Coverage for Instance : tb.dut.u_sha3.u_keccak.u_keccak_p.g_2share_chi.g_chi_w[1].u_dom
Line No.TotalCoveredPercent
TOTAL77100.00
CONT_ASSIGN5611100.00
CONT_ASSIGN5711100.00
CONT_ASSIGN6011100.00
CONT_ASSIGN6111100.00
CONT_ASSIGN11011100.00
CONT_ASSIGN11111100.00
CONT_ASSIGN14211100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_prim_dom_and_2share_0.1/rtl/prim_dom_and_2share.sv' or '../src/lowrisc_prim_prim_dom_and_2share_0.1/rtl/prim_dom_and_2share.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
60 1 1
61 1 1
110 1 1
111 1 1
142 1 1


Assert Coverage for Instance : tb.dut.u_sha3.u_keccak.u_keccak_p.g_2share_chi.g_chi_w[1].u_dom
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
UnmaskedAndMatched_A 2147483647 150824406 0 0


UnmaskedAndMatched_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 150824406 0 0
T1 22278 1488 0 0
T2 380372 15552 0 0
T3 212276 341712 0 0
T7 20475 1488 0 0
T8 546477 19776 0 0
T9 23516 1008 0 0
T22 377395 16560 0 0
T23 201730 265248 0 0
T24 105556 260496 0 0
T25 357204 41232 0 0

Line Coverage for Instance : tb.dut.u_sha3.u_keccak.u_keccak_p.g_2share_chi.g_chi_w[2].u_dom
Line No.TotalCoveredPercent
TOTAL77100.00
CONT_ASSIGN5611100.00
CONT_ASSIGN5711100.00
CONT_ASSIGN6011100.00
CONT_ASSIGN6111100.00
CONT_ASSIGN11011100.00
CONT_ASSIGN11111100.00
CONT_ASSIGN14211100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_prim_dom_and_2share_0.1/rtl/prim_dom_and_2share.sv' or '../src/lowrisc_prim_prim_dom_and_2share_0.1/rtl/prim_dom_and_2share.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
60 1 1
61 1 1
110 1 1
111 1 1
142 1 1


Assert Coverage for Instance : tb.dut.u_sha3.u_keccak.u_keccak_p.g_2share_chi.g_chi_w[2].u_dom
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
UnmaskedAndMatched_A 2147483647 150824406 0 0


UnmaskedAndMatched_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 150824406 0 0
T1 22278 1488 0 0
T2 380372 15552 0 0
T3 212276 341712 0 0
T7 20475 1488 0 0
T8 546477 19776 0 0
T9 23516 1008 0 0
T22 377395 16560 0 0
T23 201730 265248 0 0
T24 105556 260496 0 0
T25 357204 41232 0 0

Line Coverage for Instance : tb.dut.u_sha3.u_keccak.u_keccak_p.g_2share_chi.g_chi_w[3].u_dom
Line No.TotalCoveredPercent
TOTAL77100.00
CONT_ASSIGN5611100.00
CONT_ASSIGN5711100.00
CONT_ASSIGN6011100.00
CONT_ASSIGN6111100.00
CONT_ASSIGN11011100.00
CONT_ASSIGN11111100.00
CONT_ASSIGN14211100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_prim_dom_and_2share_0.1/rtl/prim_dom_and_2share.sv' or '../src/lowrisc_prim_prim_dom_and_2share_0.1/rtl/prim_dom_and_2share.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
60 1 1
61 1 1
110 1 1
111 1 1
142 1 1


Assert Coverage for Instance : tb.dut.u_sha3.u_keccak.u_keccak_p.g_2share_chi.g_chi_w[3].u_dom
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
UnmaskedAndMatched_A 2147483647 150824406 0 0


UnmaskedAndMatched_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 150824406 0 0
T1 22278 1488 0 0
T2 380372 15552 0 0
T3 212276 341712 0 0
T7 20475 1488 0 0
T8 546477 19776 0 0
T9 23516 1008 0 0
T22 377395 16560 0 0
T23 201730 265248 0 0
T24 105556 260496 0 0
T25 357204 41232 0 0

Line Coverage for Instance : tb.dut.u_sha3.u_keccak.u_keccak_p.g_2share_chi.g_chi_w[4].u_dom
Line No.TotalCoveredPercent
TOTAL77100.00
CONT_ASSIGN5611100.00
CONT_ASSIGN5711100.00
CONT_ASSIGN6011100.00
CONT_ASSIGN6111100.00
CONT_ASSIGN11011100.00
CONT_ASSIGN11111100.00
CONT_ASSIGN14211100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_prim_dom_and_2share_0.1/rtl/prim_dom_and_2share.sv' or '../src/lowrisc_prim_prim_dom_and_2share_0.1/rtl/prim_dom_and_2share.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
60 1 1
61 1 1
110 1 1
111 1 1
142 1 1


Assert Coverage for Instance : tb.dut.u_sha3.u_keccak.u_keccak_p.g_2share_chi.g_chi_w[4].u_dom
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
UnmaskedAndMatched_A 2147483647 150824406 0 0


UnmaskedAndMatched_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 150824406 0 0
T1 22278 1488 0 0
T2 380372 15552 0 0
T3 212276 341712 0 0
T7 20475 1488 0 0
T8 546477 19776 0 0
T9 23516 1008 0 0
T22 377395 16560 0 0
T23 201730 265248 0 0
T24 105556 260496 0 0
T25 357204 41232 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%