| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 334178 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 2984167 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 334178 | 0 | 0 |
| T1 | 115609 | 166 | 0 | 0 |
| T2 | 25844 | 9 | 0 | 0 |
| T3 | 596533 | 2265 | 0 | 0 |
| T7 | 201755 | 374 | 0 | 0 |
| T8 | 114796 | 154 | 0 | 0 |
| T9 | 219589 | 39 | 0 | 0 |
| T10 | 253646 | 188 | 0 | 0 |
| T11 | 895366 | 86 | 0 | 0 |
| T13 | 992 | 0 | 0 | 0 |
| T14 | 182300 | 179 | 0 | 0 |
| T51 | 0 | 9 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 2984167 | 0 | 0 |
| T1 | 115609 | 825 | 0 | 0 |
| T2 | 25844 | 31 | 0 | 0 |
| T3 | 596533 | 12979 | 0 | 0 |
| T7 | 201755 | 5526 | 0 | 0 |
| T8 | 114796 | 757 | 0 | 0 |
| T9 | 219589 | 214 | 0 | 0 |
| T10 | 253646 | 6850 | 0 | 0 |
| T11 | 895366 | 2864 | 0 | 0 |
| T13 | 992 | 0 | 0 | 0 |
| T14 | 182300 | 896 | 0 | 0 |
| T51 | 0 | 31 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |