| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 345073 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3072935 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 345073 | 0 | 0 |
| T1 | 360417 | 179 | 0 | 0 |
| T2 | 342853 | 0 | 0 | 0 |
| T3 | 85807 | 26 | 0 | 0 |
| T6 | 444515 | 149 | 0 | 0 |
| T7 | 131088 | 137 | 0 | 0 |
| T8 | 250687 | 170 | 0 | 0 |
| T9 | 290045 | 493 | 0 | 0 |
| T11 | 17983 | 19 | 0 | 0 |
| T12 | 448001 | 73 | 0 | 0 |
| T13 | 10632 | 9 | 0 | 0 |
| T14 | 0 | 141 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3072935 | 0 | 0 |
| T1 | 360417 | 6927 | 0 | 0 |
| T2 | 342853 | 0 | 0 | 0 |
| T3 | 85807 | 139 | 0 | 0 |
| T6 | 444515 | 800 | 0 | 0 |
| T7 | 131088 | 351 | 0 | 0 |
| T8 | 250687 | 6651 | 0 | 0 |
| T9 | 290045 | 8217 | 0 | 0 |
| T11 | 17983 | 47 | 0 | 0 |
| T12 | 448001 | 368 | 0 | 0 |
| T13 | 10632 | 31 | 0 | 0 |
| T14 | 0 | 1972 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |