Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
6524 |
0 |
0 |
T2 |
3938 |
6 |
0 |
0 |
T3 |
654041 |
6 |
0 |
0 |
T7 |
11828 |
0 |
0 |
0 |
T8 |
267167 |
0 |
0 |
0 |
T9 |
669321 |
6 |
0 |
0 |
T13 |
136302 |
0 |
0 |
0 |
T14 |
152367 |
0 |
0 |
0 |
T15 |
9145 |
6 |
0 |
0 |
T16 |
195939 |
0 |
0 |
0 |
T19 |
0 |
6 |
0 |
0 |
T32 |
349167 |
0 |
0 |
0 |
T68 |
0 |
6 |
0 |
0 |
T89 |
0 |
6 |
0 |
0 |
T90 |
0 |
6 |
0 |
0 |
T91 |
0 |
6 |
0 |
0 |
T92 |
0 |
6 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
6524 |
0 |
0 |
T2 |
3938 |
6 |
0 |
0 |
T3 |
654041 |
6 |
0 |
0 |
T7 |
11828 |
0 |
0 |
0 |
T8 |
267167 |
0 |
0 |
0 |
T9 |
669321 |
6 |
0 |
0 |
T13 |
136302 |
0 |
0 |
0 |
T14 |
152367 |
0 |
0 |
0 |
T15 |
9145 |
6 |
0 |
0 |
T16 |
195939 |
0 |
0 |
0 |
T19 |
0 |
6 |
0 |
0 |
T32 |
349167 |
0 |
0 |
0 |
T68 |
0 |
6 |
0 |
0 |
T89 |
0 |
6 |
0 |
0 |
T90 |
0 |
6 |
0 |
0 |
T91 |
0 |
6 |
0 |
0 |
T92 |
0 |
6 |
0 |
0 |