| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 346628 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3113744 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 346628 | 0 | 0 |
| T1 | 509008 | 246 | 0 | 0 |
| T2 | 3938 | 1 | 0 | 0 |
| T3 | 654041 | 2265 | 0 | 0 |
| T7 | 11828 | 9 | 0 | 0 |
| T8 | 267167 | 195 | 0 | 0 |
| T9 | 669321 | 45 | 0 | 0 |
| T13 | 136302 | 193 | 0 | 0 |
| T14 | 152367 | 187 | 0 | 0 |
| T15 | 9145 | 2 | 0 | 0 |
| T16 | 195939 | 24 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3113744 | 0 | 0 |
| T1 | 509008 | 5427 | 0 | 0 |
| T2 | 3938 | 1 | 0 | 0 |
| T3 | 654041 | 12979 | 0 | 0 |
| T7 | 11828 | 31 | 0 | 0 |
| T8 | 267167 | 7299 | 0 | 0 |
| T9 | 669321 | 1788 | 0 | 0 |
| T13 | 136302 | 983 | 0 | 0 |
| T14 | 152367 | 957 | 0 | 0 |
| T15 | 9145 | 9 | 0 | 0 |
| T16 | 195939 | 143 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |