| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 344815 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3058427 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 344815 | 0 | 0 |
| T1 | 141716 | 181 | 0 | 0 |
| T2 | 118153 | 105 | 0 | 0 |
| T3 | 309189 | 171 | 0 | 0 |
| T7 | 389081 | 28 | 0 | 0 |
| T8 | 712595 | 505 | 0 | 0 |
| T9 | 282900 | 185 | 0 | 0 |
| T11 | 177218 | 108 | 0 | 0 |
| T12 | 104242 | 0 | 0 | 0 |
| T13 | 610942 | 2337 | 0 | 0 |
| T14 | 18488 | 9 | 0 | 0 |
| T49 | 0 | 9 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3058427 | 0 | 0 |
| T1 | 141716 | 1015 | 0 | 0 |
| T2 | 118153 | 582 | 0 | 0 |
| T3 | 309189 | 445 | 0 | 0 |
| T7 | 389081 | 1047 | 0 | 0 |
| T8 | 712595 | 7574 | 0 | 0 |
| T9 | 282900 | 7330 | 0 | 0 |
| T11 | 177218 | 262 | 0 | 0 |
| T12 | 104242 | 0 | 0 | 0 |
| T13 | 610942 | 13147 | 0 | 0 |
| T14 | 18488 | 31 | 0 | 0 |
| T49 | 0 | 31 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |