Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
6780 |
0 |
0 |
T2 |
526645 |
6 |
0 |
0 |
T3 |
522573 |
0 |
0 |
0 |
T4 |
4905 |
0 |
0 |
0 |
T5 |
78025 |
0 |
0 |
0 |
T6 |
145437 |
24 |
0 |
0 |
T7 |
0 |
18 |
0 |
0 |
T9 |
225781 |
0 |
0 |
0 |
T10 |
880 |
0 |
0 |
0 |
T11 |
1590 |
0 |
0 |
0 |
T12 |
957105 |
0 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T17 |
191651 |
0 |
0 |
0 |
T18 |
0 |
6 |
0 |
0 |
T20 |
0 |
6 |
0 |
0 |
T34 |
0 |
6 |
0 |
0 |
T43 |
0 |
48 |
0 |
0 |
T76 |
0 |
6 |
0 |
0 |
T80 |
0 |
6 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
6780 |
0 |
0 |
T2 |
526645 |
6 |
0 |
0 |
T3 |
522573 |
0 |
0 |
0 |
T4 |
4905 |
0 |
0 |
0 |
T5 |
78025 |
0 |
0 |
0 |
T6 |
145437 |
24 |
0 |
0 |
T7 |
0 |
18 |
0 |
0 |
T9 |
225781 |
0 |
0 |
0 |
T10 |
880 |
0 |
0 |
0 |
T11 |
1590 |
0 |
0 |
0 |
T12 |
957105 |
0 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T17 |
191651 |
0 |
0 |
0 |
T18 |
0 |
6 |
0 |
0 |
T20 |
0 |
6 |
0 |
0 |
T34 |
0 |
6 |
0 |
0 |
T43 |
0 |
48 |
0 |
0 |
T76 |
0 |
6 |
0 |
0 |
T80 |
0 |
6 |
0 |
0 |