Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
6256 |
0 |
0 |
| T1 |
75770 |
6 |
0 |
0 |
| T2 |
1968 |
0 |
0 |
0 |
| T3 |
121581 |
6 |
0 |
0 |
| T4 |
15200 |
0 |
0 |
0 |
| T5 |
16471 |
6 |
0 |
0 |
| T6 |
617009 |
0 |
0 |
0 |
| T7 |
122117 |
0 |
0 |
0 |
| T12 |
158671 |
0 |
0 |
0 |
| T13 |
114620 |
6 |
0 |
0 |
| T14 |
678445 |
6 |
0 |
0 |
| T45 |
0 |
6 |
0 |
0 |
| T55 |
0 |
6 |
0 |
0 |
| T72 |
0 |
6 |
0 |
0 |
| T79 |
0 |
6 |
0 |
0 |
| T94 |
0 |
6 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
6256 |
0 |
0 |
| T1 |
75770 |
6 |
0 |
0 |
| T2 |
1968 |
0 |
0 |
0 |
| T3 |
121581 |
6 |
0 |
0 |
| T4 |
15200 |
0 |
0 |
0 |
| T5 |
16471 |
6 |
0 |
0 |
| T6 |
617009 |
0 |
0 |
0 |
| T7 |
122117 |
0 |
0 |
0 |
| T12 |
158671 |
0 |
0 |
0 |
| T13 |
114620 |
6 |
0 |
0 |
| T14 |
678445 |
6 |
0 |
0 |
| T45 |
0 |
6 |
0 |
0 |
| T55 |
0 |
6 |
0 |
0 |
| T72 |
0 |
6 |
0 |
0 |
| T79 |
0 |
6 |
0 |
0 |
| T94 |
0 |
6 |
0 |
0 |