Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.48 98.75 96.74 100.00 92.31 97.06 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 2147483647 342567 0 0
RunThenComplete_M 2147483647 3050838 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 342567 0 0
T2 641670 200 0 0
T3 127388 177 0 0
T4 981304 123 0 0
T5 34163 0 0 0
T6 630281 374 0 0
T7 225950 78 0 0
T11 202859 374 0 0
T12 203560 120 0 0
T13 1116 0 0 0
T38 140957 68 0 0
T39 0 374 0 0
T40 0 9 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 3050838 0 0
T2 641670 986 0 0
T3 127388 6182 0 0
T4 981304 687 0 0
T5 34163 0 0 0
T6 630281 5526 0 0
T7 225950 399 0 0
T11 202859 5526 0 0
T12 203560 304 0 0
T13 1116 0 0 0
T38 140957 328 0 0
T39 0 5526 0 0
T40 0 31 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%