Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.76 98.75 96.74 100.00 100.00 97.06 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 2147483647 341660 0 0
RunThenComplete_M 2147483647 3058269 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 341660 0 0
T1 118820 147 0 0
T2 605891 2337 0 0
T3 1513 0 0 0
T4 103069 246 0 0
T5 873366 231 0 0
T10 559958 2265 0 0
T11 999 0 0 0
T12 488731 246 0 0
T13 974884 390 0 0
T14 524146 80 0 0
T56 0 374 0 0
T57 0 9 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 3058269 0 0
T1 118820 742 0 0
T2 605891 13147 0 0
T3 1513 0 0 0
T4 103069 5427 0 0
T5 873366 2023 0 0
T10 559958 12979 0 0
T11 999 0 0 0
T12 488731 5427 0 0
T13 974884 5542 0 0
T14 524146 396 0 0
T56 0 5526 0 0
T57 0 31 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%