Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.76 98.75 96.74 100.00 100.00 97.06 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 2147483647 343128 0 0
RunThenComplete_M 2147483647 3094629 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 343128 0 0
T1 975106 144 0 0
T2 3832 0 0 0
T3 233716 122 0 0
T4 148919 2265 0 0
T5 129485 46 0 0
T6 210638 157 0 0
T7 0 183 0 0
T10 1963 0 0 0
T11 39735 40 0 0
T12 104945 149 0 0
T13 73290 0 0 0
T19 0 2337 0 0
T36 0 142 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 3094629 0 0
T1 975106 5737 0 0
T2 3832 0 0 0
T3 233716 4639 0 0
T4 148919 12979 0 0
T5 129485 118 0 0
T6 210638 5596 0 0
T7 0 7280 0 0
T10 1963 0 0 0
T11 39735 98 0 0
T12 104945 757 0 0
T13 73290 0 0 0
T19 0 13147 0 0
T36 0 611 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%