Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T9,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
228845404 |
0 |
0 |
T1 |
20054 |
235 |
0 |
0 |
T2 |
220902 |
168558 |
0 |
0 |
T3 |
302174 |
284605 |
0 |
0 |
T4 |
117700 |
52216 |
0 |
0 |
T5 |
147852 |
15922 |
0 |
0 |
T6 |
111881 |
19254 |
0 |
0 |
T7 |
107733 |
113420 |
0 |
0 |
T8 |
10496 |
259 |
0 |
0 |
T9 |
780523 |
30699 |
0 |
0 |
T10 |
715854 |
0 |
0 |
0 |
T26 |
0 |
16641 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
228845404 |
0 |
0 |
T1 |
20054 |
235 |
0 |
0 |
T2 |
220902 |
168558 |
0 |
0 |
T3 |
302174 |
284605 |
0 |
0 |
T4 |
117700 |
52216 |
0 |
0 |
T5 |
147852 |
15922 |
0 |
0 |
T6 |
111881 |
19254 |
0 |
0 |
T7 |
107733 |
113420 |
0 |
0 |
T8 |
10496 |
259 |
0 |
0 |
T9 |
780523 |
30699 |
0 |
0 |
T10 |
715854 |
0 |
0 |
0 |
T26 |
0 |
16641 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 11 | 78.57 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 0 | 0 | |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
|
unreachable |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 13 | 5 | 38.46 |
Logical | 13 | 5 | 38.46 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Unreachable | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 13 | 12 | 92.31 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 0 | 0 | |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 1 | 1 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
|
unreachable |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
|
unreachable |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Total | Covered | Percent |
Conditions | 17 | 8 | 47.06 |
Logical | 17 | 8 | 47.06 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Unreachable | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Unreachable | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Unreachable | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Unreachable | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
6 |
85.71 |
TERNARY |
130 |
1 |
1 |
100.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
1 |
1 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Total | Covered | Percent |
Conditions | 24 | 21 | 87.50 |
Logical | 24 | 21 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T4,T9,T26 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
181294466 |
0 |
0 |
T1 |
20054 |
1526 |
0 |
0 |
T2 |
220902 |
475128 |
0 |
0 |
T3 |
302174 |
811174 |
0 |
0 |
T4 |
117700 |
147932 |
0 |
0 |
T5 |
147852 |
36974 |
0 |
0 |
T6 |
111881 |
41353 |
0 |
0 |
T7 |
107733 |
461682 |
0 |
0 |
T8 |
10496 |
2317 |
0 |
0 |
T9 |
780523 |
20195 |
0 |
0 |
T10 |
715854 |
33157 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
181294466 |
0 |
0 |
T1 |
20054 |
1526 |
0 |
0 |
T2 |
220902 |
475128 |
0 |
0 |
T3 |
302174 |
811174 |
0 |
0 |
T4 |
117700 |
147932 |
0 |
0 |
T5 |
147852 |
36974 |
0 |
0 |
T6 |
111881 |
41353 |
0 |
0 |
T7 |
107733 |
461682 |
0 |
0 |
T8 |
10496 |
2317 |
0 |
0 |
T9 |
780523 |
20195 |
0 |
0 |
T10 |
715854 |
33157 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T9,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
44176798 |
0 |
0 |
T1 |
20054 |
192 |
0 |
0 |
T2 |
220902 |
168738 |
0 |
0 |
T3 |
302174 |
64774 |
0 |
0 |
T4 |
117700 |
44684 |
0 |
0 |
T5 |
147852 |
2896 |
0 |
0 |
T6 |
111881 |
41884 |
0 |
0 |
T7 |
107733 |
7872 |
0 |
0 |
T8 |
10496 |
192 |
0 |
0 |
T9 |
780523 |
77053 |
0 |
0 |
T10 |
715854 |
10936 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
44176798 |
0 |
0 |
T1 |
20054 |
192 |
0 |
0 |
T2 |
220902 |
168738 |
0 |
0 |
T3 |
302174 |
64774 |
0 |
0 |
T4 |
117700 |
44684 |
0 |
0 |
T5 |
147852 |
2896 |
0 |
0 |
T6 |
111881 |
41884 |
0 |
0 |
T7 |
107733 |
7872 |
0 |
0 |
T8 |
10496 |
192 |
0 |
0 |
T9 |
780523 |
77053 |
0 |
0 |
T10 |
715854 |
10936 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
21314693 |
0 |
0 |
T1 |
20054 |
192 |
0 |
0 |
T2 |
220902 |
54470 |
0 |
0 |
T3 |
302174 |
64774 |
0 |
0 |
T4 |
117700 |
44684 |
0 |
0 |
T5 |
147852 |
2896 |
0 |
0 |
T6 |
111881 |
41884 |
0 |
0 |
T7 |
107733 |
7872 |
0 |
0 |
T8 |
10496 |
192 |
0 |
0 |
T9 |
780523 |
24864 |
0 |
0 |
T10 |
715854 |
10936 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
21314693 |
0 |
0 |
T1 |
20054 |
192 |
0 |
0 |
T2 |
220902 |
54470 |
0 |
0 |
T3 |
302174 |
64774 |
0 |
0 |
T4 |
117700 |
44684 |
0 |
0 |
T5 |
147852 |
2896 |
0 |
0 |
T6 |
111881 |
41884 |
0 |
0 |
T7 |
107733 |
7872 |
0 |
0 |
T8 |
10496 |
192 |
0 |
0 |
T9 |
780523 |
24864 |
0 |
0 |
T10 |
715854 |
10936 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T9,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T9,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T9,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
42881884 |
0 |
0 |
T1 |
20054 |
192 |
0 |
0 |
T2 |
220902 |
168738 |
0 |
0 |
T3 |
302174 |
64774 |
0 |
0 |
T4 |
117700 |
44684 |
0 |
0 |
T5 |
147852 |
2896 |
0 |
0 |
T6 |
111881 |
41884 |
0 |
0 |
T7 |
107733 |
7872 |
0 |
0 |
T8 |
10496 |
192 |
0 |
0 |
T9 |
780523 |
77053 |
0 |
0 |
T10 |
715854 |
10936 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
42881884 |
0 |
0 |
T1 |
20054 |
192 |
0 |
0 |
T2 |
220902 |
168738 |
0 |
0 |
T3 |
302174 |
64774 |
0 |
0 |
T4 |
117700 |
44684 |
0 |
0 |
T5 |
147852 |
2896 |
0 |
0 |
T6 |
111881 |
41884 |
0 |
0 |
T7 |
107733 |
7872 |
0 |
0 |
T8 |
10496 |
192 |
0 |
0 |
T9 |
780523 |
77053 |
0 |
0 |
T10 |
715854 |
10936 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
468489846 |
0 |
0 |
T1 |
20054 |
1755 |
0 |
0 |
T2 |
220902 |
228312 |
0 |
0 |
T3 |
302174 |
443525 |
0 |
0 |
T4 |
117700 |
326980 |
0 |
0 |
T5 |
147852 |
80497 |
0 |
0 |
T6 |
111881 |
135983 |
0 |
0 |
T7 |
107733 |
467111 |
0 |
0 |
T8 |
10496 |
1874 |
0 |
0 |
T9 |
780523 |
79406 |
0 |
0 |
T10 |
715854 |
15107 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1246 |
1246 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
942321561 |
0 |
0 |
T1 |
20054 |
1755 |
0 |
0 |
T2 |
220902 |
707258 |
0 |
0 |
T3 |
302174 |
429843 |
0 |
0 |
T4 |
117700 |
279047 |
0 |
0 |
T5 |
147852 |
68705 |
0 |
0 |
T6 |
111881 |
134204 |
0 |
0 |
T7 |
107733 |
467111 |
0 |
0 |
T8 |
10496 |
1874 |
0 |
0 |
T9 |
780523 |
222625 |
0 |
0 |
T10 |
715854 |
15107 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1246 |
1246 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
22845951 |
0 |
0 |
T1 |
20054 |
192 |
0 |
0 |
T2 |
220902 |
54470 |
0 |
0 |
T3 |
302174 |
64774 |
0 |
0 |
T4 |
117700 |
44684 |
0 |
0 |
T5 |
147852 |
2896 |
0 |
0 |
T6 |
111881 |
41884 |
0 |
0 |
T7 |
107733 |
7872 |
0 |
0 |
T8 |
10496 |
192 |
0 |
0 |
T9 |
780523 |
24864 |
0 |
0 |
T10 |
715854 |
10936 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1246 |
1246 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
44188722 |
0 |
0 |
T1 |
20054 |
192 |
0 |
0 |
T2 |
220902 |
168738 |
0 |
0 |
T3 |
302174 |
64774 |
0 |
0 |
T4 |
117700 |
44684 |
0 |
0 |
T5 |
147852 |
2896 |
0 |
0 |
T6 |
111881 |
41884 |
0 |
0 |
T7 |
107733 |
7872 |
0 |
0 |
T8 |
10496 |
192 |
0 |
0 |
T9 |
780523 |
77053 |
0 |
0 |
T10 |
715854 |
10936 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1246 |
1246 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
112459296 |
0 |
0 |
T1 |
20054 |
235 |
0 |
0 |
T2 |
220902 |
543928 |
0 |
0 |
T3 |
302174 |
296908 |
0 |
0 |
T4 |
117700 |
54019 |
0 |
0 |
T5 |
147852 |
15922 |
0 |
0 |
T6 |
111881 |
19254 |
0 |
0 |
T7 |
107733 |
113420 |
0 |
0 |
T8 |
10496 |
259 |
0 |
0 |
T9 |
780523 |
9844 |
0 |
0 |
T10 |
715854 |
0 |
0 |
0 |
T26 |
0 |
16641 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1246 |
1246 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
228883263 |
0 |
0 |
T1 |
20054 |
235 |
0 |
0 |
T2 |
220902 |
168558 |
0 |
0 |
T3 |
302174 |
284605 |
0 |
0 |
T4 |
117700 |
52216 |
0 |
0 |
T5 |
147852 |
15922 |
0 |
0 |
T6 |
111881 |
19254 |
0 |
0 |
T7 |
107733 |
113420 |
0 |
0 |
T8 |
10496 |
259 |
0 |
0 |
T9 |
780523 |
30699 |
0 |
0 |
T10 |
715854 |
0 |
0 |
0 |
T26 |
0 |
16641 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1246 |
1246 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
319804938 |
0 |
0 |
T1 |
20054 |
1328 |
0 |
0 |
T2 |
220902 |
168472 |
0 |
0 |
T3 |
302174 |
80464 |
0 |
0 |
T4 |
117700 |
182147 |
0 |
0 |
T5 |
147852 |
49887 |
0 |
0 |
T6 |
111881 |
73066 |
0 |
0 |
T7 |
107733 |
345819 |
0 |
0 |
T8 |
10496 |
1423 |
0 |
0 |
T9 |
780523 |
37165 |
0 |
0 |
T10 |
715854 |
4171 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
20054 |
19968 |
0 |
0 |
T2 |
220902 |
220902 |
0 |
0 |
T3 |
302174 |
302168 |
0 |
0 |
T4 |
117700 |
117654 |
0 |
0 |
T5 |
147852 |
147787 |
0 |
0 |
T6 |
111881 |
111874 |
0 |
0 |
T7 |
107733 |
107724 |
0 |
0 |
T8 |
10496 |
10443 |
0 |
0 |
T9 |
780523 |
780460 |
0 |
0 |
T10 |
715854 |
715777 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1246 |
1246 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |