| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 345543 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3058072 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 345543 | 0 | 0 |
| T1 | 206637 | 390 | 0 | 0 |
| T2 | 164604 | 176 | 0 | 0 |
| T3 | 21838 | 9 | 0 | 0 |
| T4 | 9706 | 2 | 0 | 0 |
| T5 | 13675 | 9 | 0 | 0 |
| T6 | 8201 | 3 | 0 | 0 |
| T9 | 26488 | 0 | 0 | 0 |
| T10 | 603687 | 374 | 0 | 0 |
| T11 | 25372 | 23 | 0 | 0 |
| T12 | 192306 | 374 | 0 | 0 |
| T43 | 0 | 122 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3058072 | 0 | 0 |
| T1 | 206637 | 5542 | 0 | 0 |
| T2 | 164604 | 418 | 0 | 0 |
| T3 | 21838 | 31 | 0 | 0 |
| T4 | 9706 | 15 | 0 | 0 |
| T5 | 13675 | 31 | 0 | 0 |
| T6 | 8201 | 14 | 0 | 0 |
| T9 | 26488 | 0 | 0 | 0 |
| T10 | 603687 | 5526 | 0 | 0 |
| T11 | 25372 | 61 | 0 | 0 |
| T12 | 192306 | 5526 | 0 | 0 |
| T43 | 0 | 628 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |