| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 342165 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3039903 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 342165 | 0 | 0 |
| T1 | 176520 | 2337 | 0 | 0 |
| T2 | 10040 | 9 | 0 | 0 |
| T3 | 194091 | 374 | 0 | 0 |
| T4 | 126051 | 142 | 0 | 0 |
| T5 | 970102 | 390 | 0 | 0 |
| T6 | 7207 | 2 | 0 | 0 |
| T7 | 498401 | 123 | 0 | 0 |
| T11 | 1874 | 0 | 0 | 0 |
| T12 | 924748 | 374 | 0 | 0 |
| T13 | 338504 | 246 | 0 | 0 |
| T36 | 0 | 2337 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3039903 | 0 | 0 |
| T1 | 176520 | 13147 | 0 | 0 |
| T2 | 10040 | 31 | 0 | 0 |
| T3 | 194091 | 5526 | 0 | 0 |
| T4 | 126051 | 671 | 0 | 0 |
| T5 | 970102 | 5542 | 0 | 0 |
| T6 | 7207 | 10 | 0 | 0 |
| T7 | 498401 | 648 | 0 | 0 |
| T11 | 1874 | 0 | 0 | 0 |
| T12 | 924748 | 5526 | 0 | 0 |
| T13 | 338504 | 5427 | 0 | 0 |
| T36 | 0 | 13147 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |