Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T12,T18 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
218993366 |
0 |
0 |
T3 |
477575 |
160817 |
0 |
0 |
T4 |
21127 |
272 |
0 |
0 |
T5 |
108477 |
641 |
0 |
0 |
T6 |
228729 |
7083 |
0 |
0 |
T7 |
200867 |
137115 |
0 |
0 |
T8 |
0 |
270199 |
0 |
0 |
T10 |
1377 |
0 |
0 |
0 |
T11 |
76447 |
0 |
0 |
0 |
T12 |
122725 |
62816 |
0 |
0 |
T13 |
970460 |
14554 |
0 |
0 |
T14 |
204197 |
221426 |
0 |
0 |
T18 |
0 |
108814 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
218993366 |
0 |
0 |
T3 |
477575 |
160817 |
0 |
0 |
T4 |
21127 |
272 |
0 |
0 |
T5 |
108477 |
641 |
0 |
0 |
T6 |
228729 |
7083 |
0 |
0 |
T7 |
200867 |
137115 |
0 |
0 |
T8 |
0 |
270199 |
0 |
0 |
T10 |
1377 |
0 |
0 |
0 |
T11 |
76447 |
0 |
0 |
0 |
T12 |
122725 |
62816 |
0 |
0 |
T13 |
970460 |
14554 |
0 |
0 |
T14 |
204197 |
221426 |
0 |
0 |
T18 |
0 |
108814 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 11 | 78.57 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 0 | 0 | |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
|
unreachable |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 13 | 5 | 38.46 |
Logical | 13 | 5 | 38.46 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Unreachable | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 13 | 12 | 92.31 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 0 | 0 | |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 1 | 1 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
|
unreachable |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
|
unreachable |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Total | Covered | Percent |
Conditions | 17 | 8 | 47.06 |
Logical | 17 | 8 | 47.06 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Unreachable | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Unreachable | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Unreachable | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Unreachable | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
6 |
85.71 |
TERNARY |
130 |
1 |
1 |
100.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
1 |
1 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Total | Covered | Percent |
Conditions | 24 | 21 | 87.50 |
Logical | 24 | 21 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T6,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T13,T7,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T5 |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
196081742 |
0 |
0 |
T3 |
477575 |
248254 |
0 |
0 |
T4 |
21127 |
1354 |
0 |
0 |
T5 |
108477 |
18013 |
0 |
0 |
T6 |
228729 |
27315 |
0 |
0 |
T7 |
200867 |
439952 |
0 |
0 |
T8 |
0 |
374712 |
0 |
0 |
T10 |
1377 |
0 |
0 |
0 |
T11 |
76447 |
0 |
0 |
0 |
T12 |
122725 |
29021 |
0 |
0 |
T13 |
970460 |
39735 |
0 |
0 |
T14 |
204197 |
510651 |
0 |
0 |
T18 |
0 |
196047 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
196081742 |
0 |
0 |
T3 |
477575 |
248254 |
0 |
0 |
T4 |
21127 |
1354 |
0 |
0 |
T5 |
108477 |
18013 |
0 |
0 |
T6 |
228729 |
27315 |
0 |
0 |
T7 |
200867 |
439952 |
0 |
0 |
T8 |
0 |
374712 |
0 |
0 |
T10 |
1377 |
0 |
0 |
0 |
T11 |
76447 |
0 |
0 |
0 |
T12 |
122725 |
29021 |
0 |
0 |
T13 |
970460 |
39735 |
0 |
0 |
T14 |
204197 |
510651 |
0 |
0 |
T18 |
0 |
196047 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T12,T18 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
43928750 |
0 |
0 |
T3 |
477575 |
7440 |
0 |
0 |
T4 |
21127 |
192 |
0 |
0 |
T5 |
108477 |
8002 |
0 |
0 |
T6 |
228729 |
18508 |
0 |
0 |
T7 |
200867 |
121886 |
0 |
0 |
T8 |
0 |
173852 |
0 |
0 |
T10 |
1377 |
0 |
0 |
0 |
T11 |
76447 |
0 |
0 |
0 |
T12 |
122725 |
154701 |
0 |
0 |
T13 |
970460 |
36284 |
0 |
0 |
T14 |
204197 |
5460 |
0 |
0 |
T18 |
0 |
223344 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
43928750 |
0 |
0 |
T3 |
477575 |
7440 |
0 |
0 |
T4 |
21127 |
192 |
0 |
0 |
T5 |
108477 |
8002 |
0 |
0 |
T6 |
228729 |
18508 |
0 |
0 |
T7 |
200867 |
121886 |
0 |
0 |
T8 |
0 |
173852 |
0 |
0 |
T10 |
1377 |
0 |
0 |
0 |
T11 |
76447 |
0 |
0 |
0 |
T12 |
122725 |
154701 |
0 |
0 |
T13 |
970460 |
36284 |
0 |
0 |
T14 |
204197 |
5460 |
0 |
0 |
T18 |
0 |
223344 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
21821102 |
0 |
0 |
T3 |
477575 |
7440 |
0 |
0 |
T4 |
21127 |
192 |
0 |
0 |
T5 |
108477 |
8002 |
0 |
0 |
T6 |
228729 |
18508 |
0 |
0 |
T7 |
200867 |
121886 |
0 |
0 |
T8 |
0 |
60236 |
0 |
0 |
T10 |
1377 |
0 |
0 |
0 |
T11 |
76447 |
0 |
0 |
0 |
T12 |
122725 |
34374 |
0 |
0 |
T13 |
970460 |
36284 |
0 |
0 |
T14 |
204197 |
5460 |
0 |
0 |
T18 |
0 |
49580 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
21821102 |
0 |
0 |
T3 |
477575 |
7440 |
0 |
0 |
T4 |
21127 |
192 |
0 |
0 |
T5 |
108477 |
8002 |
0 |
0 |
T6 |
228729 |
18508 |
0 |
0 |
T7 |
200867 |
121886 |
0 |
0 |
T8 |
0 |
60236 |
0 |
0 |
T10 |
1377 |
0 |
0 |
0 |
T11 |
76447 |
0 |
0 |
0 |
T12 |
122725 |
34374 |
0 |
0 |
T13 |
970460 |
36284 |
0 |
0 |
T14 |
204197 |
5460 |
0 |
0 |
T18 |
0 |
49580 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T18,T19 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T12,T18 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T18,T19 |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
42128179 |
0 |
0 |
T3 |
477575 |
7440 |
0 |
0 |
T4 |
21127 |
192 |
0 |
0 |
T5 |
108477 |
8002 |
0 |
0 |
T6 |
228729 |
18508 |
0 |
0 |
T7 |
200867 |
121886 |
0 |
0 |
T8 |
0 |
60236 |
0 |
0 |
T10 |
1377 |
0 |
0 |
0 |
T11 |
76447 |
0 |
0 |
0 |
T12 |
122725 |
154701 |
0 |
0 |
T13 |
970460 |
36284 |
0 |
0 |
T14 |
204197 |
5460 |
0 |
0 |
T18 |
0 |
223344 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
42128179 |
0 |
0 |
T3 |
477575 |
7440 |
0 |
0 |
T4 |
21127 |
192 |
0 |
0 |
T5 |
108477 |
8002 |
0 |
0 |
T6 |
228729 |
18508 |
0 |
0 |
T7 |
200867 |
121886 |
0 |
0 |
T8 |
0 |
60236 |
0 |
0 |
T10 |
1377 |
0 |
0 |
0 |
T11 |
76447 |
0 |
0 |
0 |
T12 |
122725 |
154701 |
0 |
0 |
T13 |
970460 |
36284 |
0 |
0 |
T14 |
204197 |
5460 |
0 |
0 |
T18 |
0 |
223344 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
481025982 |
0 |
0 |
T1 |
104658 |
1145 |
0 |
0 |
T2 |
74923 |
830 |
0 |
0 |
T3 |
477575 |
657738 |
0 |
0 |
T4 |
21127 |
1848 |
0 |
0 |
T5 |
108477 |
18176 |
0 |
0 |
T10 |
1377 |
12 |
0 |
0 |
T11 |
76447 |
892 |
0 |
0 |
T12 |
122725 |
114786 |
0 |
0 |
T13 |
970460 |
107781 |
0 |
0 |
T14 |
204197 |
897668 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1247 |
1247 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
888622272 |
0 |
0 |
T1 |
104658 |
1145 |
0 |
0 |
T2 |
74923 |
830 |
0 |
0 |
T3 |
477575 |
657738 |
0 |
0 |
T4 |
21127 |
1848 |
0 |
0 |
T5 |
108477 |
17726 |
0 |
0 |
T10 |
1377 |
51 |
0 |
0 |
T11 |
76447 |
892 |
0 |
0 |
T12 |
122725 |
445137 |
0 |
0 |
T13 |
970460 |
106272 |
0 |
0 |
T14 |
204197 |
897668 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1247 |
1247 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
24927278 |
0 |
0 |
T3 |
477575 |
7440 |
0 |
0 |
T4 |
21127 |
192 |
0 |
0 |
T5 |
108477 |
8002 |
0 |
0 |
T6 |
228729 |
18508 |
0 |
0 |
T7 |
200867 |
121886 |
0 |
0 |
T8 |
0 |
303423 |
0 |
0 |
T10 |
1377 |
0 |
0 |
0 |
T11 |
76447 |
0 |
0 |
0 |
T12 |
122725 |
34374 |
0 |
0 |
T13 |
970460 |
36284 |
0 |
0 |
T14 |
204197 |
5460 |
0 |
0 |
T18 |
0 |
49580 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1247 |
1247 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
43935204 |
0 |
0 |
T3 |
477575 |
7440 |
0 |
0 |
T4 |
21127 |
192 |
0 |
0 |
T5 |
108477 |
8002 |
0 |
0 |
T6 |
228729 |
18508 |
0 |
0 |
T7 |
200867 |
121886 |
0 |
0 |
T8 |
0 |
173852 |
0 |
0 |
T10 |
1377 |
0 |
0 |
0 |
T11 |
76447 |
0 |
0 |
0 |
T12 |
122725 |
154701 |
0 |
0 |
T13 |
970460 |
36284 |
0 |
0 |
T14 |
204197 |
5460 |
0 |
0 |
T18 |
0 |
223344 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1247 |
1247 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
115626194 |
0 |
0 |
T3 |
477575 |
160817 |
0 |
0 |
T4 |
21127 |
272 |
0 |
0 |
T5 |
108477 |
641 |
0 |
0 |
T6 |
228729 |
7083 |
0 |
0 |
T7 |
200867 |
182568 |
0 |
0 |
T8 |
0 |
354103 |
0 |
0 |
T10 |
1377 |
0 |
0 |
0 |
T11 |
76447 |
0 |
0 |
0 |
T12 |
122725 |
13351 |
0 |
0 |
T13 |
970460 |
14554 |
0 |
0 |
T14 |
204197 |
221426 |
0 |
0 |
T18 |
0 |
232394 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1247 |
1247 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
219022510 |
0 |
0 |
T3 |
477575 |
160817 |
0 |
0 |
T4 |
21127 |
272 |
0 |
0 |
T5 |
108477 |
641 |
0 |
0 |
T6 |
228729 |
7083 |
0 |
0 |
T7 |
200867 |
137115 |
0 |
0 |
T8 |
0 |
270199 |
0 |
0 |
T10 |
1377 |
0 |
0 |
0 |
T11 |
76447 |
0 |
0 |
0 |
T12 |
122725 |
62816 |
0 |
0 |
T13 |
970460 |
14554 |
0 |
0 |
T14 |
204197 |
221426 |
0 |
0 |
T18 |
0 |
108814 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1247 |
1247 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
323385294 |
0 |
0 |
T1 |
104658 |
1145 |
0 |
0 |
T2 |
74923 |
830 |
0 |
0 |
T3 |
477575 |
489481 |
0 |
0 |
T4 |
21127 |
1384 |
0 |
0 |
T5 |
108477 |
9083 |
0 |
0 |
T10 |
1377 |
12 |
0 |
0 |
T11 |
76447 |
892 |
0 |
0 |
T12 |
122725 |
49994 |
0 |
0 |
T13 |
970460 |
55434 |
0 |
0 |
T14 |
204197 |
670782 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
104658 |
104573 |
0 |
0 |
T2 |
74923 |
74838 |
0 |
0 |
T3 |
477575 |
477567 |
0 |
0 |
T4 |
21127 |
21028 |
0 |
0 |
T5 |
108477 |
108377 |
0 |
0 |
T10 |
1377 |
1305 |
0 |
0 |
T11 |
76447 |
76372 |
0 |
0 |
T12 |
122725 |
122718 |
0 |
0 |
T13 |
970460 |
970365 |
0 |
0 |
T14 |
204197 |
204190 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1247 |
1247 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |