| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 345506 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3081395 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 345506 | 0 | 0 |
| T1 | 442803 | 142 | 0 | 0 |
| T2 | 172387 | 27 | 0 | 0 |
| T3 | 146267 | 310 | 0 | 0 |
| T4 | 1804 | 0 | 0 | 0 |
| T5 | 202139 | 390 | 0 | 0 |
| T6 | 208512 | 93 | 0 | 0 |
| T7 | 12463 | 9 | 0 | 0 |
| T8 | 113168 | 38 | 0 | 0 |
| T10 | 18394 | 9 | 0 | 0 |
| T11 | 983 | 0 | 0 | 0 |
| T40 | 0 | 246 | 0 | 0 |
| T42 | 0 | 310 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3081395 | 0 | 0 |
| T1 | 442803 | 772 | 0 | 0 |
| T2 | 172387 | 129 | 0 | 0 |
| T3 | 146267 | 5462 | 0 | 0 |
| T4 | 1804 | 0 | 0 | 0 |
| T5 | 202139 | 5542 | 0 | 0 |
| T6 | 208512 | 1778 | 0 | 0 |
| T7 | 12463 | 31 | 0 | 0 |
| T8 | 113168 | 210 | 0 | 0 |
| T10 | 18394 | 31 | 0 | 0 |
| T11 | 983 | 0 | 0 | 0 |
| T40 | 0 | 5427 | 0 | 0 |
| T42 | 0 | 5462 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |