Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.76 98.75 96.74 100.00 100.00 97.06 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 2147483647 348398 0 0
RunThenComplete_M 2147483647 3108758 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 348398 0 0
T1 148586 2265 0 0
T2 290240 121 0 0
T3 19502 9 0 0
T4 182791 259 0 0
T5 340568 39 0 0
T6 0 94 0 0
T11 218050 197 0 0
T12 527257 81 0 0
T13 2877 0 0 0
T14 423173 66 0 0
T15 518596 2265 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 3108758 0 0
T1 148586 12979 0 0
T2 290240 315 0 0
T3 19502 31 0 0
T4 182791 1273 0 0
T5 340568 244 0 0
T6 0 465 0 0
T11 218050 1077 0 0
T12 527257 401 0 0
T13 2877 0 0 0
T14 423173 338 0 0
T15 518596 12979 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%