| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 347585 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3077652 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 347585 | 0 | 0 |
| T1 | 616846 | 310 | 0 | 0 |
| T2 | 940623 | 374 | 0 | 0 |
| T3 | 744912 | 103 | 0 | 0 |
| T4 | 154583 | 15 | 0 | 0 |
| T7 | 141446 | 246 | 0 | 0 |
| T8 | 564191 | 66 | 0 | 0 |
| T18 | 37646 | 14 | 0 | 0 |
| T32 | 510607 | 174 | 0 | 0 |
| T33 | 227856 | 2337 | 0 | 0 |
| T34 | 102713 | 246 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3077652 | 0 | 0 |
| T1 | 616846 | 5462 | 0 | 0 |
| T2 | 940623 | 5526 | 0 | 0 |
| T3 | 744912 | 546 | 0 | 0 |
| T4 | 154583 | 45 | 0 | 0 |
| T7 | 141446 | 1148 | 0 | 0 |
| T8 | 564191 | 337 | 0 | 0 |
| T18 | 37646 | 59 | 0 | 0 |
| T32 | 510607 | 916 | 0 | 0 |
| T33 | 227856 | 13147 | 0 | 0 |
| T34 | 102713 | 5427 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |