| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 347296 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3085129 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 347296 | 0 | 0 |
| T1 | 288469 | 200 | 0 | 0 |
| T2 | 460718 | 281 | 0 | 0 |
| T3 | 8359 | 1 | 0 | 0 |
| T4 | 17728 | 2 | 0 | 0 |
| T6 | 48738 | 9 | 0 | 0 |
| T7 | 801108 | 106 | 0 | 0 |
| T15 | 27353 | 9 | 0 | 0 |
| T30 | 153978 | 2265 | 0 | 0 |
| T31 | 42113 | 40 | 0 | 0 |
| T32 | 598656 | 2337 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3085129 | 0 | 0 |
| T1 | 288469 | 7486 | 0 | 0 |
| T2 | 460718 | 5001 | 0 | 0 |
| T3 | 8359 | 3 | 0 | 0 |
| T4 | 17728 | 6 | 0 | 0 |
| T6 | 48738 | 46 | 0 | 0 |
| T7 | 801108 | 553 | 0 | 0 |
| T15 | 27353 | 31 | 0 | 0 |
| T30 | 153978 | 12979 | 0 | 0 |
| T31 | 42113 | 102 | 0 | 0 |
| T32 | 598656 | 13147 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |