| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 343422 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3044590 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 343422 | 0 | 0 |
| T2 | 117632 | 246 | 0 | 0 |
| T3 | 849944 | 390 | 0 | 0 |
| T4 | 127916 | 14 | 0 | 0 |
| T7 | 2645 | 0 | 0 | 0 |
| T18 | 192960 | 2265 | 0 | 0 |
| T23 | 446169 | 61 | 0 | 0 |
| T36 | 61066 | 1 | 0 | 0 |
| T37 | 935052 | 197 | 0 | 0 |
| T38 | 333771 | 246 | 0 | 0 |
| T39 | 700876 | 310 | 0 | 0 |
| T40 | 0 | 246 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3044590 | 0 | 0 |
| T2 | 117632 | 5427 | 0 | 0 |
| T3 | 849944 | 5542 | 0 | 0 |
| T4 | 127916 | 42 | 0 | 0 |
| T7 | 2645 | 0 | 0 | 0 |
| T18 | 192960 | 12979 | 0 | 0 |
| T23 | 446169 | 309 | 0 | 0 |
| T36 | 61066 | 42 | 0 | 0 |
| T37 | 935052 | 7571 | 0 | 0 |
| T38 | 333771 | 5427 | 0 | 0 |
| T39 | 700876 | 5462 | 0 | 0 |
| T40 | 0 | 5427 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |